

# 28.13 Timer Input Module (TIM)

#### 28.13.1 Overview

The Timer Input Module (TIM) is responsible for filtering and capturing input signals of the GTM. Several characteristics of the input signals can be measured inside the TIM channels. For advanced data processing the detected input characteristics of the TIM module can be routed through the ARU to subsequent processing units of the GTM.

Input characteristics mean either time stamp values of detected input rising or falling edges together with the new signal level or the number of edges received since channel enable together with the actual time stamp or PWM signal duration for a whole PWM period.

The architecture of TIM is shown in **Figure 31**.



Figure 31 TIM Block Diagram

The number of channels *m* inside a TIM sub-module depends on the device.

Each of the *m* dedicated input signals are filtered inside the FLTx sub-unit of the TIM Module. It should be noted that the incoming input signals are synchronized to the clock SYS\_CLK, resulting in a delay of two SYS\_CLK periods for the incoming signals.



The measurement values can be read by the CPU directly via the AEI-Bus or they can be routed through the ARU to other sub-modules of the GTM.

For the GTM TIM0 sub-module only, the dashed signal outputs  $TIM[i]\_CH[x](23:0)$ ,  $TIM[i]\_CH[x](47:24)$  and  $TIM[i]\_CH[x](48)$  come from the TIM0 sub-module channels zero (0) to five (5) and are connected to MAP sub-module. There, they are used for further processing and for routing to the DPLL.

The two (three) time bases coming from the TBU are connected to the TIM channels to annotate time stamps to incoming signals. For TIM0 the extended 27 bit width time base TBU\_TS0 is connected to the TIM channels, and the user has to select if the lower 24 bits ( $TBU_TSO(23...0)$ ) or the higher 24 bits ( $TBU_TSO(26...3)$ ) are stored inside the **GPR0** and **GPR1** registers.



Figure 32 TIM channel internal connectivity

Above figure gives an overview of the channel internal connectivity of the sub units. The sub units with the major functionality are listed next:

INPUT\_SRCx: Select signal for processing by the Filter unit FLTx

FLTx: The filter unit provides different filter mechanisms described in more detail in **Section 28.13.2**.

TDUx: Timeout detection unit (no subsequent edge detected during a specified duration

TIM\_CHx: Measurement unit; different measurements strategies configurable on the filtered signal

IRQx: Local interrupt controller (enabling, status, ...)

EXT\_CAP\_SRCx: Selects a local signal ext\_capture(x) which is needed by certain functions

Details are given in the next chapters.

Depending on the values of the configuration bit fields **USE\_PREV\_TDU\_INx**, **USE\_PREV\_CH\_INx** it is possible to operate on the signal of the local channel x or the previous channel x-1.

Depending on the value of the configuration bit field **TIM\_MODEx** it is possible to provide different signals (via FOUT\_NEXT) to the next channel.



In TBCM mode each capture event selected by the sensitive edges (CNTS) will be forwarded with the value of ECNT[0] to the following channel (via FOUT\_NEXT).

# 28.13.1.1 Input source selection INPUTSRCx

It can be configured which source shall be used for processing in the FLT,TDU,TIM\_CH units. It can be selected by the bit fields **CICTRL** and **MODE\_x**, **VAL\_x** in the register **TIM[i]\_IN\_SRC** which source is in use.

Alternatively the signal **F\_IN(x)** can be generated by a 8 bit lookup table, which allows to define any function of 3 input sources.



Figure 33 INPUTSRC Block Diagram

If **USE\_LUT**=b00 is set the lookup table signal generation is bypassed and the signal selection is performed as follows:

In a certain  $MODE_x$ ,  $VAL_x$  combination the input signal  $F_IN(x)$  can be driven by  $VAL_x(1)$  with 0 or 1 directly. Due to the fact that all 8 channels are bundled in the register  $TIM[i]_IN_SRC$  a synchronous control of all 8 input channels is possible.

Two adjacent channels can be combined by setting the **CICTRL** bit field in the corresponding **TIM[i]\_CH[x]\_CTRL** register. This allows for a combination of complex measurements on one input signal with two TIM channels.

The additional signal **AUX\_IN[x]** can be selected as an input signal. The source of this signal is defined in the subchapter "TIM auxiliary input multiplexing".

If **USE\_LUT**!=0b00 is set, the lookup table signal generation with following inputs is in use. See **Figure 33**: Input **LUT\_INO(x)** selection:

**TIM\_IN(x)** if **CICTRLx**=0 and **MODE\_x**(1)=0 and **VAL\_x**(1)=0 **TIM\_IN(x-1)** if **CICTRLx**=1 and MODE\_x(1)=0 and VAL\_x(1)=0



**AUX\_IN(x)** if MODE\_x(1)=0 and VAL\_x(1)=1 VAL\_x(1) if MODE\_x(1)=1

Input **LUT\_IN1(x)** selection:

**AUX\_IN**(x) if **MODE\_x**(1)=0 and **VAL\_x**(1)=0

TIM\_IN(x) if CICTRLx=0

 $TIM_IN(x-1)$  if CICTRLx=1

Input LUT\_IN2(x) selection:

**EXT\_CAPTURE**(x) if **USE\_LUT**=0b01

**FOUT\_PREV**(x) if **USE\_LUT**=0b10

TSSM\_OUT(x) if USE\_LUT=0b11

The lookup table is defined by the contents of the bit field **TO\_CNT2x**. The lookup\_table\_index is defined by  $LUT_IN2(x) \& LUT_IN1(x) \& LUT_IN0(x)$ . The signal **F\_IN**(x) is generated by **TO\_CNT2x**[lookup\_table\_index].

If **USE\_LUT**!=0b00 is set, only limited functionality is available in the TDU. See bit field Slicing (**SLICING**) in the register TIM[i]\_CH[x]\_TDUV.

# 28.13.1.2 Input observation

It is possible to observe for all channels of one instance by reading **TIM\_INP\_VAL** the actual signal values of the following processing stages:

- TIM\_IN(7:0) signals after TIM input synchronization
- TIM F\_IN(7:0) signals after TIM INPUTSRC selection (input to TIM\_FLT)
- TIM F\_OUT(7:0) signals after TIM filter functionality (output of TIM\_FLT)

# 28.13.1.3 External capture source selection EXTCAPSRCx

Each channel can operate on an external capture signal **EXT\_CAPTURE**. The source to use for this signal can be configured by the bit field **EXT\_CAP\_SRCx** in the register TIM[i]\_CH[x]\_ECTRL





Figure 34 EXTCAPSRC Block Diagram

The external capture functionality can be enabled for the TIM channel **x** with the bit **EXT\_CAP\_EN** in the register **TIM[i]\_CH[x]\_CTRL**, it will trigger on each rising edge. A pulse generation for each rising edge of the selected input signal **TIM\_IN[x]** and **AUX\_IN[x]** is applied.

The six TIM channel interrupt sources can be triggered by the operation in the certain TIM channel modes. Alternatively they can be issued by a soft trigger using the corresponding bits in the register **TIM[i]\_CH[x+1]\_FORCINT**.

### 28.13.2 TIM Filter Functionality (FLT)

#### 28.13.2.1 Overview

The TIM sub-module provides a configurable filter mechanism for each input signal. These filter mechanism is provided inside the FLT sub-unit. The FLT architecture is shown in **Figure 35**.

The filter includes a clock synchronization unit (CSU), an edge detection unit (EDU), and a filter counter associated to the filter unit (FLTU).

The CSU is synchronizing the incoming signal  $F_IN$  to the selected filter clock frequency, which is controlled with the bit field **FLT\_CNT\_FRQ** of register **TIM[i]\_CH[x]\_CTRL**.

The synchronized input signal  $F_{N}$  is used for further processing within the filter.

It should be noted that glitches with a duration go less than the selected CMU clock period is lost.

The filter modes can be applied individually to the falling and rising edges of an input signal. The following filter modes are available:



- · immediate edge propagation mode,
- individual de-glitch time mode (up/down counter), and
- individual de-glitch time mode (hold counter).
- individual de-glitch time mode (reset counter).



Figure 35 FLT Architecture

The filter parameters (deglitching and acceptance time) for the rising and falling edge can be configured inside the two filter parameter registers **FLT\_RE** (rising edge) and **FLT\_FE** (falling edge). The exact meaning of the parameter depends on the filter mode.

However the delay time T of both filter parameters **FLT\_xE** can always be determined by:

$$T=(FLT_xE+1)^*T_{FLT_CLK},$$

When a glitch is detected on an input signal a status flag **GLITCHDET** is set inside the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register.

**Table 28** gives an overview about the meanings for the registers **FLT\_RE** and **FLT\_FE**. In the individual deglitching time modes, the actual filter threshold for a detected regular edge is provided on the  $TIM[i]\_CH[x](47:24)$  output line. In the case of immediate edge propagation mode, a value of zero is provided on the  $TIM[i]\_CH[x](47:24)$  output line.

The *TIM*[*i*]\_*CH*[*x*](47:24) output line is used by the MAP sub-module for further processing (please see chapter "TIM0 Input Mapping Module (MAP)").

Table 28 Filter Parameter summary for the different Filter Modes

| Filter mode                                 | Meaning of FLT_RE               | Meaning of FLT_FE                |
|---------------------------------------------|---------------------------------|----------------------------------|
| Immediate edge propagation                  | Acceptance time for rising edge | Acceptance time for falling edge |
| Individual de-glitch time (up/down counter) | De-glitch time for rising edge  | De-glitch time for falling edge  |



**Table 28** Filter Parameter summary for the different Filter Modes (cont'd)

| Filter mode                               | Meaning of FLT_RE              | Meaning of FLT_FE               |
|-------------------------------------------|--------------------------------|---------------------------------|
| Individual de-glitch time (hold counter)  | De-glitch time for rising edge | De-glitch time for falling edge |
| Individual de-glitch time (reset counter) | De-glitch time for rising edge | De-glitch time for falling edge |

A counter **FLT\_CNT** is used to measure the glitch and acceptance times.

The frequency of the **FLT\_CNT** counter is configurable in bit field **FLT\_CNT\_FRQ** of register **TIM[i]\_CH[x]\_CTRL**.

The counter **FLT\_CNT** can either be clock with the *CMU\_CLK0*, *CMU\_CLK1*, *CMU\_CLK6* or the *CMU\_CLK7* signal. These signals are coming from the CMU sub-module.

The **FLT\_CNT**, **FLT\_FE** and **FLT\_RE** registers are 24-bit width. For example, when the resolution of the *CMU\_CLKO* signal is 50ns this allows maximal de-glitch and acceptance times of about 838ms for the filter.

#### 28.13.2.2 TIM Filter Modes

# 28.13.2.2.1 Immediate Edge Propagation Mode

In immediate edge propagation mode after detection of an edge the new signal level on  $F\_IN\_SYNC$  is propagated to  $F\_OUT$  with a delay of one  $T_{period}$  and the new signal level remains unchanged until the configured acceptance time expires.

For each edge type the acceptance time can be specified separately in the **FLT\_RE** and **FLT\_FE** registers.

Each signal change on the input  $F_{N_SYNC}$  during the duration of the acceptance time has no effect on the output signal level  $F_{N_SYNC}$  of the filter but it sets the glitch **GLITCHDET** bit in the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register.

After it expires an acceptance time the input signal  $F_IN_SYNC$  is observed and on signal level change the filter raises a new detected edge and the new signal level is propagated to  $F_IOUT$ .

Independent of a signal level change the value of  $F_OUT$  is always set to  $F_IN_SYNC$ , when the acceptance time expires (see also **Figure 37**).

**Figure 36** shows an example for the immediate edge propagation mode, in the case of rising edge detection. Both, the signal before filtering ( $F_{-}IN$ ) and after filtering ( $F_{-}OUT$ ) are shown. The acceptance time at1 is specified in the register **FLT\_RE**.





Figure 36 Immediate Edge Propagation Mode in the case of a rising edge

In immediate edge propagation mode the glitch measurement mechanism is not applied to the edge detection. Detected edges on  $F_IN_SYNC$  are transferred directly to  $F_IOUT$ .

The counter **FLT\_CNT** is incremented until acceptance time threshold is reached.

**Figure 37** shows a more complex example of the TIM filter, in which both, rising and falling edges are configured in immediate edge propagation mode.





Figure 37 Immediate Edge Propagation Mode in the case of a rising and falling edge

If the **FLT\_CNT** has reached the acceptance time for a specific signal edge and the signal  $F_IN_SYNC$  has already changed to the opposite level of  $F_IOUT$ , the opposite signal level is set to  $F_IOUT$  and the acceptance time measurement is started immediately. **Figure 37** shows this scenario at the detection of the first rising edge and the second falling edge.

# 28.13.2.2.2 Individual De-glitch Time Mode (up/down counter)

In individual de-glitch time mode (up/down counter) each edge of an input signal can be filtered with an individual de-glitch threshold filter value mentioned in the registers **FLT\_RE** and **FLT\_FE**, respectively.

The filter counter register **FLT\_CNT** is incremented when the signal level on  $F_IN_SYNC$  is unequal to the signal level on  $F_IN_SYNC$  equals  $F_IN_SYNC$  equals F

After **FLT\_CNT** has reached a value of zero during decrementing the counter is stopped immediately.

If a glitch is detected a glitch detection bit **GLITCHDET** is set in the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register.

The detected edge signal together with the new signal level is propagated to  $F_OUT$  after the individual de-glitch threshold is reached. Figure 38 shows the behavior of the filter in individual de-glitch time (up/down counter) mode in the case of the rising edge detection.





Figure 38 Individual De-glitch Time Mode (up/down counter) in the case of a rising edge

# 28.13.2.2.3 Individual De-glitch Time Mode (hold counter)

In individual de-glitch time mode (hold counter) each edge of an input signal can be filtered with an individual de-glitch threshold filter value mentioned in the registers **FLT\_RE** and **FLT\_FE**, respectively.

The filter counter register **FLT\_CNT** is incremented when the signal level on  $F_IN_SYNC$  is unequal to the signal level of  $F_IN_SYNC$  is unequal to the signal level on  $F_IN_SYNC$  is unequal to the signal level on  $F_IN_SYNC$  is unequal to the signa

If a glitch is detected the glitch detection bit **GLITCHDET** is set in the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register.

The detected edge signal together with the new signal level is propagated to  $F_OUT$  after the individual de-glitch threshold is reached. Figure 39 shows the behavior of the filter in individual de-glitch time (hold counter) mode in the case of the rising edge detection.



Figure 39 Individual De-glitch Time Mode (hold counter) in the case of a rising edge

## 28.13.2.2.4 Individual De-glitch Time Mode (reset counter)

In individual de-glitch time mode (reset counter) each edge of an input signal can be filtered with an individual de-glitch threshold filter value mentioned in the registers **FLT\_RE** and **FLT\_FE**, respectively.



The filter counter register **FLT\_CNT** is incremented when the signal level on  $F_NSYNC$  is unequal to the sig

If a glitch is detected the glitch detection bit **GLITCHDET** is set in the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register.

The detected edge signal together with the new signal level is propagated to  $F_OUT$  after the individual de-glitch threshold is reached. Figure 40 shows the behavior of the filter in individual de-glitch time (reset counter) mode in the case of the rising edge detection.



Figure 40 Individual De-glitch Time Mode (reset counter) in the case of a rising edge

# 28.13.2.2.5 Immediate Edge Propagation and Individual De-glitch Mode

As already mentioned, the four different filter modes can be applied individually to each edge of the measured signal.

However, if one edge is configured with immediate edge propagation and the other edge with an individual deglitching mode (whether up/down counter, hold counter or reset counter) a special consideration has to be applied.

Assume that the rising edge is configured for immediate edge propagation and the falling edge with individual deglitching mode (up/down counter) as shown in **Figure 41**.

If the falling edge of the incoming signal already occurs during the measuring of the acceptance time of the rising edge, the measurement of the deglitching time on the falling edge is started delayed, but immediately after the acceptance time measurement phase of the rising edge has finished.

Consequently, the deglitching counter cannot measure the time T<sub>ERROR</sub>, as shown in **Figure 41**.





Figure 41 Mixed mode measurement

# 28.13.2.3 TIM Filter re-configuration

If **FLT\_EN**=1 a change of or **FLT\_FE** will take place immediately.

If **FLT\_EN**=1 a change of **FLT\_MODE\_RE** or **FLT\_MODE\_FE** will be used with the next occurring corresponding edge. If the mode is changed while the filter unit is processing a certain mode, it will end this edge filtering in the mode as started.

If **FLT\_EN**=1 a change of **FLT\_CTR\_RE**, **FLT\_CTR\_FE**, **EFLT\_CTR\_RE** or **EFLT\_CTR\_FE** will take place immediately.

# 28.13.3 Timeout Detection Unit (TDU)

The Timeout Detection Unit (TDU) is responsible for timeout detection of the TIM input signals.

Each channel of the TIM sub-module has its own Timeout Detection Unit (TDU) where a timeout event can be set up on the filtered input signal of the corresponding channel.

In each timeout unit exist 3 8 bit counter/comparator slices. A counter/comparator slice is shown below. The counter TO\_CNT will increment by signal *INC*. The counter can be loaded with the value *LOAD\_VAL* if *LOAD\_VAL* = 1. GT\_EVT will be 1 if TO\_CNT > TOV is fulfilled. EQ\_EVT will be 1 if TO\_CNT = TOV is fulfilled.





Figure 42 Counter/comparator slice

The counter/comparator slices can be cascaded depending on the application needs to operate as:

- 3x 8-bit counter
- 1x 16-bit counter and 1x 8-bit counter
- 1x 24-bit counter
- 2x 8-bit counter

This allows the user to use the functions:

- timeout on input signals
- local CMU clock prescaler 8 bit
- trigger event generation 8-bit (external capture, todet\_irq)

in parallel.

With usage of the 3x 8-bit counter it is possible to define different timeout values for the 2 signal levels. Following table shows which functions can be used in parallel.

# 28.13.3.1 Used parallel functions



Table 29 Used parallel functions)

| Counter type            | Timeout<br>functionality                     | Generate local TIM<br>CMU clk | Source for external capture to previous channel              | Source for TODET_IRQ                                                  |
|-------------------------|----------------------------------------------|-------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|
| 24 bit                  | 24 bit                                       | no                            | tdu_timeout_evt<br>tdu_sample_evt                            | tdu_timeout_evt<br>tdu_sample_evt                                     |
| 1 x 8 bit<br>1 x 16 bit | 16 bit local clk<br>tdu_sample_evt<br>usable | yes                           | tdu_timeout_evt,<br>tdu_frame_evt,<br>tdu_sample_evt         | tdu_timeout_evt,<br>tdu_frame_evt,<br>tdu_sample_evt                  |
| 3x 8 bit                | 8 bit local clk<br>tdu_sample_evt<br>usable  | yes                           | tdu_timeout_evt, tdu_sample_evt, tdu_word_evt, tdu_frame_evt | tdu_timeout_evt,<br>tdu_sample_evt,<br>tdu_word_evt,<br>tdu_frame_evt |
| 3x 8 bit                | no                                           | yes                           | tdu_timeout_evt, tdu_sample_evt, tdu_word_evt, tdu_frame_evt | tdu_timeout_evt,<br>tdu_sample_evt,<br>tdu_word_evt,<br>tdu_frame_evt |
| 2x 8 bit                | no                                           | no                            | tdu_timeout_evt,<br>tdu_word_evt,<br>tdu_frame_evt           | tdu_timeout_evt,<br>tdu_word_evt,<br>tdu_frame_evt                    |

Next table shows which of the available 8 bit resources are cascaded with a chosen **SLICING**.

# 28.13.3.2 Which of the available 8 bit resources are cascaded with a chosen SLICING

Table 30 Which of the available 8 bit resources are cascaded with a chosen SLICING

| Counter type | Counters count on                                                        | Counter resource generates                                                                                                                                          | CLK selection                                                                                                                          |
|--------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 24 bit       | CNT on TCS                                                               | CNT= TO_CNT2 & TO_CNT1 & TO_CNT; TCMP = TOV2 & TOV1 & TOV; CNT >= TCMP generates tdu_sample_evt tdu_timeout_evt = tdu_sample_evt tdu_frame_evt = 0 tdu_word_evt = 0 | TCS selected                                                                                                                           |
| 3x 8 bit     | TO_CNT2 on TCS TO_CNT<br>on tdu_sample_evt<br>TO_CNT1 on<br>tdu_word_evt | TO_CNT2 >= TOV2 generates tdu_sample_evt TO_CNT >= TOV generates tdu_word_evt TO_CNT1 >= TOV1 generates tdu_frame_evt tdu_timeout_evt = tdu_word_evt                | TO_CNT2: TCS selected TO_CNT: tdu_sample_evt selected with TCS_USE_SAMPLE_EVT=1 TO_CNT1: tdu_word_evt selected with TDU_SAME_CNT_CLK=0 |



Table 30 Which of the available 8 bit resources are cascaded with a chosen SLICING (cont'd)

| Counter type | Counters count on                                                 | Counter resource generates                                                                                                                                            | CLK selection                                                                                                                            |
|--------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 3x 8 bit     | TO_CNT2 on TCS TO_CNT on tdu_sample_evt TO_CNT1 on tdu_sample_evt | TO_CNT2 >= TOV2 generates tdu_sample_evt TO_CNT >= TOV generates tdu_word_evt TO_CNT1 >= TOV1 generates tdu_frame_evt tdu_timeout_evt = tdu_word_evt or tdu_frame_evt | TO_CNT2: TCS selected TO_CNT: tdu_sample_evt selected with TCS_USE_SAMPLE_EVT=1 TO_CNT1: tdu_sample_evt selected with TDU_SAME_CNT_CLK=1 |
| 3x 8 bit     | TO_CNT2 on TCS TO_CNT on TCS TO_CNT1 on tdu_word_evt              | TO_CNT2 >= TOV2 generates tdu_sample_evt TO_CNT >= TOV generates tdu_word_evt TO_CNT1 >= TOV1 generates tdu_frame_evt tdu_timeout_evt = tdu_word_evt                  | TO_CNT2: TCS selected TO_CNT: TCS selected with TCS_USE_SAMPLE_EVT=0 TO_CNT1: tdu_word_evt selected with TDU_SAME_CNT_CLK=0              |
| 3x 8 bit     | TO_CNT2 on TCS TO_CNT on TCS TO_CNT1 on TCS                       | TO_CNT2 >= TOV2 generates tdu_sample_evt TO_CNT >= TOV generates tdu_word_evt TO_CNT1 >= TOV1 generates tdu_frame_evt tdu_timeout_evt = tdu_word_evt or tdu_frame_evt | TO_CNT2: TCS selected TO_CNT: TCS selected with TCS_USE_SAMPLE_EVT=0 TO_CNT1: TCS selected with TDU_SAME_CNT_CLK=1                       |
| 2x 8 bit     | TO_CNT on TCS TO_CNT1 on tdu_word_evt                             | TO_CNT >= TOV generates  tdu_word_evt  TO_CNT1 >= TOV1 generates  tdu_frame_evt  tdu_timeout_evt =  tdu_word_evt  tdu_sample_evt = 0                                  | TO_CNT: TCS selected TO_CNT1: tdu_word_evt selected with TDU_SAME_CNT_CLK=0                                                              |
| 2x 8 bit     | TO_CNT on TCS TO_CNT1 on TCS                                      | TO_CNT >= TOV generates tdu_word_evt TO_CNT1 >= TOV1 generates tdu_frame_evt tdu_timeout_evt = tdu_word_evt tdu_sample_evt = 0                                        | TO_CNT: TCS selected TO_CNT1: TCS selected with TDU_SAME_CNT_CLK=1                                                                       |



Table 30 Which of the available 8 bit resources are cascaded with a chosen SLICING (cont'd)

| Counter type            | Counters count on                       | Counter resource generates                                                                                                                                                      | CLK selection                                                                |
|-------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| 1 x 8 bit<br>1 x 16 bit | TO_CNT2 on TCS<br>CNT on TCS            | TO_CNT2 >= TOV2 generates tdu_sample_evt CNT = TO_CNT1 & TO_CNT; TCMP = TOV1 & TOV; CNT >= TCMP generates tdu_frame_evt tdu_timeout_evt = tdu_frame_evt tdu_word_evt = 0        | TO_CNT2: TCS selected CNT: TCS selected with TCS_USE_SAMPLE_EVT=0            |
| 1 x 8 bit<br>1 x 16 bit | TO_CNT2 on TCS<br>CNT on tdu_sample_evt | [CDATA]TO_CNT2 >= TOV2 generates tdu_sample_evt CNT = TO_CNT1 & TO_CNT; TCMP = TOV1 & TOV; CNT >= TCMP generates tdu_frame_evt tdu_timeout_evt = tdu_frame_evt tdu_word_evt = 0 | TO_CNT2: TCS selected CNT: tdu_sample_evt selected with TCS_USE_SAMPLE_EVT=1 |

Based on a chosen counter configuration by **SLICING** it is possible to control the start behavior of the counters by **TDU\_START** in multiple ways. In addition the stopping of the counters can be controlled by **TDU\_STOP**. Depending on the application needs it can be decided how the individual counter slices can be reset/reloaded by the configuration field **TDU\_RESYNC**.

Depending on the counter configuration, up to 4 internal compare events tdu\_timeout\_evt, tdu\_sample\_evt, tdu\_word\_evt, tdu\_frame\_evt out of the 3 comparator slices can be generated. It can be chosen by **TODET\_IRQ\_SRC** which shall be used as *TIM\_TODETx\_IRQ* signal which will be accessible by the **TODET** bit inside the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register

The TDU architecture is shown in Figure 43.

#### 28.13.3.3 Architecture of the TDU Sub-unit





Figure 43 Architecture of the TDU Sub-unit

Each TDU\_slice has its own start/stop control, based on the chosen configuration it will decide if the counter inside the TDU slice will increment on the resolution of the applied clock/event. The reset/load control decides based on the configuration settings and the compare result of the TDU slices those the counters **TO\_CNT,TO\_CNT1,TO\_CNT2** have to be reloaded. Depending on the chosen counter/compare configuration the compare event logic will generate based on the compare results of the 3 TDU slices and the chosen resolution the events  $tdu_sample_evt$ ,  $tdu_word_evt$ ,  $tdu_frame_evt$ .

The primary resolution on which the TDU is working can be specified with the bit field **TCS** of the register **TIM[i]\_CH[x]\_TDUV**. The corresponding input signal *CMU\_CLKx* will be used to clock the TDU. The individual timeout/counter values have to be specified in number of ticks of the selected input clock signal in the fields **TOV**, **TOV1**, **TOV2** of the timeout value register **TIM[i]\_CH[x]\_TDUV** of the TIM channel x.

In case of cascading the bit slices by usage of **SLICING** and **TCS\_USE\_SAMPLE\_EVT** and **TDU\_SAME\_CLK** the resolution for counting can be switched to the events tdu\_sample\_evt or tdu\_word\_evt. More details see table above.

The counter compare units start operation on occurrence of the first "start event" configured by **TDU\_START**. They continue their operation until the first "stop event" configured by **TDU\_STOP** occurs.

In case of occurrence of a start event and a compare/count resolution event in the same clock cycle, the counters will increment or reload/reset based on **TDU\_RESYNC** immediately. No *tdu\_sample\_evt*, *tdu\_word\_evt*, *tdu\_frame\_evt* will be generated.



In case of occurrence of a stop event the counters will not change their values. In case of occurrence of a stop event and a compare/count resolution event in the same clock cycle the corresponding events  $tdu\_sample\_evt$ ,  $tdu\_word\_evt$ ,  $tdu\_frame\_evt$  will be generated.

In case of occurrence of a start event and a stop event in the same clock cycle the counters will not change their values. No *tdu\_sample\_evt*, *tdu\_word\_evt*, *tdu\_frame\_evt* will be generated.

The function of the timeout unit (configured to **TDU\_RESYNC**=0000,**TDU\_START**=000) can be started or stopped inside the **TIM[i]\_CH[x]\_CTRL** register by setting/resetting the **TOCTRL** bit.

Timeout detection can be enabled to be sensitive to falling, rising or both edges of the input signal by writing the corresponding values to the bit field **TOCTRL**.

The TDU generates an interrupt signal *TIM\_TODETx\_IRQ* whenever a timeout is detected for an individual input signal, and the **TODET** bit is set inside the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register.

In addition, when the ARU access is enabled with the **ARU\_EN** bit inside the **TIM[i]\_CH[x]\_CTRL** register, the actual values stored inside the registers **TIM[i]\_CH[x]\_GPR0** and **TIM[i]\_CH[x]\_GPR1** are sent together with the last stored signal level to the ARU if a timeout event *TDU\_TIMEOUT\_EVT* occurs.

To signal that a timeout occurred, the ARU\_OUT(50) bit (ACB(2)) is set. The bit ACB(0) will be updated with the timeout event to the signal level on which the timeout was detected. Timeout signaling with ACB(2) is only possible with **TODET\_IRQ\_SRC**= 0000.

Thus, a destination could determine if a timeout occurred at the TIM input by evaluating ACB bit 2.

Since the TIM channel still monitors its input pin although the timeout happened, a valid edge could occur at the input pin while the timeout information is still valid at the ARU. In that case, the new edge associated data is stored inside the registers **TIM[i]\_CH[x]\_GPR0** and **TIM[i]\_CH[x]\_GPR1**, the GPR overflow detected bit is set together in the ACB field (ACB(1)) with the timeout bit (ACB(2)) and the values are marked as valid to the ARU.

The ACB bit 2 is cleared, when a successful ARU write access by the TIM channel took place.

The ACB bit 1 is cleared, when a successful ARU write access by the TIM channel took place.

When a valid edge initiates an ARU write access which has not ended while a new timeout occurs the GPR overflow detected bit (ACB(1)) is set. The bit ACB(0) will be updated to the level on which the timeout occurred.

When a timeout occurred and initiates an ARU write access which has not ended while a new timeout occurs the GPR overflow detected bit (ACB(1)) is not set.

The following table clarifies the meaning of the ACB Bits for valid data provided by a TIM channel:

Table 31 ACB Bits for valid data provided by a TIM channel

| ACB4/3 | ACB2 | ACB1 | ACB0 | Description                                          |
|--------|------|------|------|------------------------------------------------------|
| dc     | 0    | 0    | SL   | Valid edge detected                                  |
| dc     | 0    | 1    | SL   | Input edge overwritten by subsequent edge            |
| dc     | 1    | 0    | SL   | Timeout detected without valid edge                  |
| dc     | 1    | 1    | SL   | Timeout detected with subsequent valid edge detected |

#### 28.13.4 TIM Channel Architecture

#### 28.13.4.1 Overview

Each TIM channel consist of an input edge counter **ECNT**, a Signal Measurement Unit (SMU) with a counter **CNT**, a counter shadow register **CNTS** for SMU counter and two general purpose registers **GPR0** and **GPR1** for value storage.



The value **TOV** of the timeout register **TIM[i]\_CH[x]\_TDU** is provided to TDU sub-unit of each individual channel for timeout measurement. The architecture of the TIM channel is depicted in **Figure 44**.



Figure 44 TIM Channel Architecture

Each TIM channel receives both input trigger signals  $REDGE\_DETx$  and  $FEDGE\_DETx$ , generated by the corresponding filter module in order to signalize a detected echo of the input signal  $F\_INx$ . The signal  $F\_OUTx$  shows the filtered signal of the channel's input signal  $F\_INx$ .

The edge counter **ECNT** counts every incoming filtered edge (rising and falling). The counter value is uneven in case of detected rising, and even in case of detected falling edge. Thus, the input signal level is part of the counter and can be obtained by bit 0 of **ECNT**. (However, the actual counter implementation counts only falling edges on ECNT[n:1] bits. It generates **ECNT** by composing the ECNT[n:1] bits with F\_OUTx as bit 0).

Thus, the whole ECNT counter value is always odd, when a positive edge was received and always even, when a negative edge was received.

The current **ECNT[7:0]** register content is made visible on the bits 31 down to 24 of the registers **GPR0**, **GPR1**, and **CNTS**. This allows the software to detect inconsistent read accesses to registers **GPR0**, **GPR1**, and **CNTS**. However, the update strategy of these registers depends on the selected TIM modes, and thus the consistency check has to be adapted carefully.

It can be chosen with the bit field **FR\_ECNT\_OFL** when an **ECNT** overflow is signaled on **ECNTOFL**. An ECNT overflow can be signaled on 8 bit or full range resolution.



While reading the register TIM[i]\_CH[x]\_ECNT the bit ECNT[0] shows the input signal value F\_OUTx independent of the state (enabled / disabled) of the channel. If a channel gets disabled (OSM mode or resetting TIM\_EN) the content of TIM[i]\_CH[x]\_ECNT will be frozen until a read of the register takes place. This read will reset the ECNT counter. Continuing reads will show the input signal value in bit ECNT[0] again.

When new data is written into **GPR0** and **GPR1** the **NEWVAL** bit is set in **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register and depending on corresponding enable bit value the *NEWVALx\_IRQ* interrupt is raised.

Each TIM input channel has an ARU connection for providing data via the ARU to the other GTM sub-modules. The data provided to the ARU depends on the TIM channel mode and its corresponding adjustments (e.g. multiplexer configuration).

The bit **ARU\_EN** of register **TIM[i]\_CH[x]\_CTRL** decides, whether the measurement results of registers **GPR0** and **GPR1** are consumed by another sub-module via ARU (**ARU\_EN** = 1) or the CPU via AEI (**ARU\_EN** = 0).

To guarantee a consistent delivery of data from the **GPR0** and **GPR1** registers to the ARU or the CPU each TIM channel has to ensure that the data is consumed before it is overwritten with new values.

If new data was produced by the TIM channel (bit **NEWVAL** is set inside **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register) while the old data is not consumed by the ARU (**ARU\_EN** = 1) or CPU (**ARU\_EN** = 0), the TIM channel sets the **GPROFL** bit inside the status register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and it overwrites the data inside the registers **GPR0** and **GPR1**. In addition when **ARU\_EN**=1 the bit ACB(1) is set to 1 to indicate the overflow in the ARU data.

If the CPU is selected as consumer for the registers **GPR0** and **GPR1** (**ARU\_EN** = 0), the acknowledge for reading out data is performed by a read access to the register **GPR0**. Thus, register **GPR1** should be read always before **GPR0**.

If the ARU is selected as consumer for the registers **GPR0** and **GPR1** (**ARU\_EN** = 1), the acknowledge for reading out data is performed by the ARU itself. However, the registers **GPR0** and **GPR1** could be read by CPU without giving an acknowledge.

### 28.13.4.2 TIM Channel Modes

The TIM provides seven different measurement modes that can be configured with the bit field **TIM\_MODE** of register **TIM[i]\_CH[x]\_CTRL**. The measurement modes are described in the following subsections. Besides these different basic measurement modes, there exist distinct configuration bits in the register **TIM[i]\_CH[x]\_CTRL** for a more detailed controlling of each mode. The meanings of these bits are as follows:

- **DSL**: control the signal level for the measurement modes (e.g. if a measurement is started with rising edge or falling edge, or if high level pulses or low level pulses are measured.
- EGPR0\_SEL, GPR0\_SEL and EGPR1\_SEL, GPR1\_SEL: control the actual content of the registers GPR0 and GPR1 after a measurement has finished.
- **CNTS\_SEL**: control the content of the registers **CNTS.** The actual time for updating the **CNTS** register is mode dependent.
- **OSM**: activate measurement in one-shot mode or continuous mode. In one-shot mode only one measurement cycle is performed and after that the channel is disabled.
- **NEWVAL**: The NEWVAL IRQ interrupt is triggered at the end of a measurement cycle, signaling that the registers GPR0 and GPR1 are updated.
- **ARU\_EN**: enables sending of the registers **GPR0** and **GPR1** together with the actual signal level (in bit 48) and the overflow signal GPROFL (in bit 49), and the timeout status information (bit 50) to the ARU.
- **EXT\_CAP\_EN**: forces an update of the registers **GPR0** and **GPR1** and **CNTS** (TIM channel mode dependent) only on each rising edge of the EXT\_CAPTURE signal and triggers a NEWVAL IRQ interrupt. If this mode is disabled the NEWVAL IRQ interrupt is triggered at the end of each measurement cycle.

For each channel the source of the EXT\_CAPTURE signal can be configured with the bit fields **EXT\_CAP\_SRC** in the register **TIM[i]\_CH[x]\_ECTRL**.



### 28.13.4.2.1 TIM PWM Measurement Mode (TPWM)

In TIM PWM Measurement Mode the TIM channel measures duty cycle and period of an incoming PWM signal. The **DSL** bit defines the polarity of the PWM signal to be measured.

When measurement of pulse high time and period is requested (PWM with a high level duty cycle, **DSL**=1) and **IMM\_START**=0, the channel starts measuring after the first rising edge is detected by the filter.

If IMM\_START=1 the measurement starts immediately after activating the channel by TIM\_EN=1.

Measurement is done with the **CNT** register counting with the configured clock coming from **CMU\_CLKx** until a falling edge is detected.

Assume: **SWAP\_CAPTURE**=0, **ECNT\_RESET**=0

Then the counter value is stored inside the shadow register **CNTS** (if **CNTS\_SEL** = 0) and the counter **CNT** counts continuously until the next rising edge is reached.

On this following rising edge the content of the **CNTS** register is transferred to **GPR0** and the content of **CNT** register is transferred to **GPR1**, assuming settings for the selectors **EGPR0\_SEL**=0,**GPR0\_SEL**=11 and **EGPR1\_SEL**=0,**GPR1\_SEL**=11. By this, **GPR0** contains the duty cycle length and **GPR1** contains the period. It should be noted, that the bits 1 to 7 of the **ECNT** may be used to check data consistency of the registers **GPR0** and **GPR1**.

In addition the **CNT** register is cleared **NEWVAL** status bit inside of **TIM[i]\_CH[x]\_IRQ\_NOTIFY** status register and depending on corresponding interrupt enable condition *TIM\_NEWVALx\_IRQ* interrupt is raised.

The CNTS register update is not performed until the measurement is started. Afterwards each edge leaving the level defined by DSL is performing a CNTS register update.

If a PWM with a low level duty cycle should be measured (**DSL** = 0) and **IMM\_START**=0, the channel waits for a falling edge until measurement is started. On this edge the low level duty cycle time is stored first in **CNTS** and then finally in **GPR0** and the period is stored in **GPR1**.

When a PWM period was successfully measured, the data in the registers **GPR0** and **GPR1** is marked as valid for reading by the ARU when the **ARU\_EN** bit is set inside **TIM[i]\_CH[x]\_CTRL** register, the **NEWVAL** bit is set inside the **TIM[i]\_CH[x]\_IRQ\_NOTIFY** register, and a new measurement is started.

If the preceding PWM values were not consumed by a reader attached to the ARU (**ARU\_EN** bit enabled) or by the CPU the TIM channel set **GPROFL** status bit in **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and depending on corresponding interrupt enable bit value raises a *GPROFL\_IRQ* and overwrites the old values in **GPRO** and **GPR1**. A new measurement is started afterwards.

If the register **CNT** produces an overflow during the measurement, the bit **CNTOFL** is set inside the register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and interrupt *TIM\_CNTOFL[x]\_IRQ* is raised depending on corresponding interrupt enable condition.

If the register **ECNT** produces an overflow during the measurement, the bit **ECNTOFL** is set inside the register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and interrupt *TIM\_ECNTOFL[x]\_IRQ* is raised depending on corresponding interrupt enable condition.

If **ECNT\_RESET**=0 the counter **CNT** will be reset to 0 on active edge (defined by **DSL**) of the input signal. If **ECNT\_RESET**=1 the counter **CNT** will be reset to 0 on each edge of the input signal.

Assume EXT\_CAP\_EN=0 and SWAP\_CAPTURE=0:On every input edge to the active level defined by DSL will capture the data selected by EGPR1\_SEL, GPR1\_SEL to the registers GPR1. Every edge to the inactive level will capture the data selected by CNTS\_SEL to the registers CNTS.

Assume EXT\_CAP\_EN=0 and SWAP\_CAPTURE=1:On every input edge to the inactive level defined by DSL will capture the data selected by EGPR1\_SEL, GPR1\_SEL to the registers GPR1. Every edge to the active level will capture the data selected by CNTS\_SEL to the registers CNTS.



#### **External capture TIM PWM Measurement Mode (TPWM)**

If external capture is enabled **EXT\_CAP\_EN**=1, the PWM measurement is done continuously. The actual measurement values are captured to GPRx if an external capture event occurs.

On every external capture event the data selected by **CNTS\_SEL**, **EGPRO\_SEL**, **GPRO\_SEL** will be captured to the registers **CNTS**, **GPRO**.

If **SWAP\_CAPTURE**=0 every external capture event will capture the data selected by **EGPR1\_SEL**, **GPR1\_SEL** to the registers **GPR1**. Every input edge to the level != **DSL** will capture the data selected by **CNTS\_SEL** to the registers **CNTS**.

If **SWAP\_CAPTURE**=1 every input edge to the inactive level != **DSL** will capture the data selected by **EGPR1\_SEL**, **GPR1\_SEL** to the registers **GPR1**.

#### Assume **SWAP CAPTURE**=0:

Operation is done depending on CMU clock, **ISL, DSL** bit and the input signal value defined in next table (Assume CNTS\_SEL= 0):

Table 32 Operation depending on CMU clock, ISL, DSL and the input signal value (Assume CNTS\_SEL= 0)

| Input signal F_OUTx | selected CMU<br>Clock | External capture | ISL | DSL | Action description                   |
|---------------------|-----------------------|------------------|-----|-----|--------------------------------------|
| 0                   | 1                     | 0                | -   | 0   | CNT++                                |
| 1                   | 1                     | 0                | -   | 0   | no                                   |
| rising edge         | -                     | 0                | 0   | 0   | capture CNT value in CNTS            |
| falling edge        | -                     | 0                | 0   | 0   | CNT=0                                |
| rising edge         | -                     | 0                | 1   | 0   | no                                   |
| falling edge        | -                     | 0                | 1   | 0   | capture CNT value in CNTS;<br>CNT=0  |
| 1                   | 1                     | 0                | -   | 1   | CNT++                                |
| 0                   | 1                     | 0                | -   | 1   | no                                   |
| falling edge        | -                     | 0                | 0   | 1   | capture CNT value in CNTS            |
| rising edge         | -                     | 0                | 0   | 1   | CNT=0                                |
| falling edge        | -                     | 0                | 1   | 1   | no                                   |
| rising edge         | -                     | 0                | 1   | 1   | capture CNT value in CNTS;<br>CNT=0  |
| -                   | -                     | rising edge      | -   | -   | do GPRx capture; issue<br>NEWVAL_IRQ |
| -                   | 0                     | 0                | -   | -   | no                                   |

The CNTS register update is not performed until the measurement is started (first edge defined by DSL is detected). Afterwards the update of the CNTS register is defined by ISL,DSL combinations in the table above.

# 28.13.4.2.2 TIM Pulse Integration Mode (TPIM)

In TIM Pulse Integration Mode each TIM channel is able to measure a sum of pulse high or low times on an input signal, depending on the selected signal level bit **DSL** of register **TIM[i]\_CH[x]\_CTRL** register.

If **IMM\_START**=0 the pulse integration measurement is started with occurrence of the first edge defined by DSL on the input signal. If **IMM\_START**=1 the measurement starts immediately after activating the channel by **TIM\_EN**=1.



The pulse times are measured by incrementing the TIM channel counter **CNT** until the counter is stopped with occurrence of a input signal edge to the opposite signal level defined by **DSL**.

The counter **CNT** counts with the *CMU\_CLKx* clock specified by the *CLK\_SEL* bit field of the **TIM[i]\_CH[x]\_CTRL** register.

The **CNT** register is reset at the time the channel is activated (enabling via AEI write access) and it accumulates pulses while the channel is staying enabled.

Assume EXT\_CAP\_EN=0 and SWAP\_CAPTURE=0:After measurement is started, every falling(DSL=1) or rising(DSL=0) input edge will issue a *TIM\_NEWVALx\_IRQ* interrupt, and the registers CNTS, GPR0 and GPR1 are updated according to settings of its corresponding input multiplexers, using the bits EGPR0\_SEL, EGPR1\_SEL, GPR0\_SEL, GPR1\_SEL and CNTS\_SEL. It should be noted, that the bits 1 to 7 of the ECNT may be used to check data consistency of the registers GPR0 and GPR1.

Assume **EXT\_CAP\_EN=**0 and **SWAP\_CAPTURE=**1:After measurement is started, every falling(DSL=1) or rising(DSL=0) input edge will issue a *TIM\_NEWVALx\_IRQ* interrupt, and the registers **CNTS**, **GPR0** are updated according to settings of its corresponding input multiplexers, using the bits **EGPR0\_SEL**, **GPR0\_SEL** and **CNTS\_SEL**.

Every input edge to active level defined by **DSL** (rising DSL=1;falling DSL=0) will capture the data selected by **EGPR1\_SEL**, **GPR1\_SEL** to the registers **GPR1**.

When the **ARU\_EN** bit is set inside the **TIM[i]\_CH[x]\_CTRL** register the measurement results of the registers **GPR0** and **GPR1** can be send to subsequent sub-modules attached to the ARU.

#### **External capture TIM Pulse Integration Mode (TPIM)**

If external capture is enabled **EXT\_CAP\_EN**=1, the pulse integration is done until next external capture event occurs.

On every external capture event the data selected by **CNTS\_SEL**, **EGPRO\_SEL**, **GPRO\_SEL** will be captured to the registers **CNTS**, **GPRO**.

If **SWAP\_CAPTURE**=0 every external capture event will capture the data selected by **EGPR1\_SEL**, **GPR1\_SEL** to the registers **GPR1**.

If **SWAP\_CAPTURE**=1 every input edge to the inactive level != **DSL** will capture the data selected by **EGPR1\_SEL**, **GPR1\_SEL** to the registers **GPR1**.

Assume **SWAP\_CAPTURE**=0; **IMM\_START**=0:

Operation is done depending on CMU clock, **DSL** bit and the input signal value defined in next table (inc\_cnt = false if TIM channel is enabled):

Table 33 Operation depending on CMU clock, DSL and the input signal value (inc\_cnt = false if TIM channel is enabled)

| Input signal F_OUTx | selected CMU<br>Clock | External capture | ISL | DSL | Action description                                                                             |
|---------------------|-----------------------|------------------|-----|-----|------------------------------------------------------------------------------------------------|
| falling edge        | -                     | 0                | -   | 0   | inc_cnt = true                                                                                 |
| rising edge         | -                     | 0                | -   | 0   | <pre>if inc_cnt == true then {do capture   GPRx, CNTS; issue NEWVAL_IRQ} inc_cnt = false</pre> |
| rising edge         | -                     | 0                | -   | 1   | inc_cnt = true                                                                                 |
| falling edge        | -                     | 0                | -   | 1   | <pre>if inc_cnt == true then {do capture   GPRx, CNTS; issue NEWVAL_IRQ} inc_cnt = false</pre> |



Table 33 Operation depending on CMU clock, DSL and the input signal value (inc\_cnt = false if TIM channel is enabled) (cont'd)

| Input signal F_OUTx | selected CMU<br>Clock | External capture | ISL | DSL | Action description                                |
|---------------------|-----------------------|------------------|-----|-----|---------------------------------------------------|
| -                   | 1                     | 0                | -   | -   | if inc_cnt == true then CNT++;                    |
| -                   | -                     | rising edge      | -   | -   | do capture GPRx, CNTS; issue<br>NEWVAL_IRQ; CNT=0 |
| -                   | 0                     | 0                | -   | -   | no                                                |

### 28.13.4.2.3 TIM Input Event Mode (TIEM)

In TIM Input Event Mode the TIM channel is able to count edges.

It is configurable if rising, falling or both edges should be counted. This can be done with the bit fields **DSL** and **ISL** in **TIM[i]\_CH[x]\_CTRL** register.

In addition, a *TIM[i]\_NEWVAL[x]\_IRQ* interrupt is raised when the configured edge was received and this interrupt was enabled.

The counter register **CNT** is used to count the number of edges, and the bit fields **EGPRO\_SEL**, **EGPR1\_SEL**, **GPR0\_SEL**, and **CNTS\_SEL** can be used to configure the desired update values for the registers **GPR0**, **GPR1** and **CNTS**. These register are updated whenever the edge counter **CNT** is incremented due to the arrival of a desired edge.

If the preceding data was not consumed by a reader attached to the ARU or by the CPU the TIM channel sets **GPROFL** status bit and raises a *GPROFL*[x]\_IRQ if it was enabled in **TIM**[i]\_CH[x]\_IRQ\_EN register and overwrites the old values in **GPR0** and **GPR1** with the new ones.

If the register **CNT** produces an overflow during the measurement, the bit **CNTOFL** is set inside the register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and interrupt *TIM\_CNTOFL[x]\_IRQ* is raised depending on corresponding interrupt enable condition.

If the register **ECNT** produces an overflow during the measurement, the bit **ECNTOFL** is set inside the register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and interrupt *TIM\_ECNTOFL[x]\_IRQ* is raised depending on corresponding interrupt enable condition.

The TIM Input Event Mode does not depend on the bit field CLK\_SEL of register TIM[i]\_CH[x]\_CTRL.

### **External capture TIM Input Event Mode (TIEM)**

If external capture is enabled, capturing is done depending on the **DSL**, **ISL** bit and the input signal value defined in next table:

Table 34 Capturing depended on the DSL, ISL and the input signal value, if external capture is enabled

| Input signal F_OUTx | External capture | ISL | DSL | Action description                  |
|---------------------|------------------|-----|-----|-------------------------------------|
| -                   | rising edge      | 1   | -   | do capture; issue NEWVAL_IRQ; CNT++ |
| -                   | 0                | 1   | -   | no                                  |
| 1                   | rising edge      | 0   | 1   | do capture; issue NEWVAL_IRQ; CNT++ |
| 0                   | -                | 0   | 1   | no                                  |
| 0                   | rising edge      | 0   | 0   | do capture; issue NEWVAL_IRQ; CNT++ |
| 1                   | -                | 0   | 0   | no                                  |



# 28.13.4.2.4 TIM Input Prescaler Mode (TIPM)

In the TIM Input Prescaler Mode the number of edges which should be detected before a *TIM[i]\_NEWVAL[x]\_IRQ* is raised is programmable. In this mode it must be specified in the **CNTS** register after how many edges the interrupt has to be raised.

A value of 0 in **CNTS** means that after one edge an interrupt is raised and a value of 1 means that after two edges an interrupt is raised, and so on.

The edges to be counted can be selected by the bit fields **DSL** and **ISL** of register **TIM[i]\_CH[x]\_CTRL**.

With each triggered interrupt, the registers **GPR0** and **GPR1** are updated according to bits **EGPR0\_SE**L, **EGPR1\_SEL**, **GPR0\_SEL** and **GPR1\_SEL**.

If the register **ECNT** produces an overflow during the measurement, the bit **ECNTOFL** is set inside the register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and interrupt *TIM\_ECNTOFL[x]\_IRQ* is raised depending on corresponding interrupt enable condition.

The TIM Input Prescaler Mode does not depend on the bit field **CLK\_SEL** of register **TIM[i]\_CH[x]\_CTRL**.

#### **External capture TIM Input Prescaler Mode (TIPM)**

If external capture is enabled, the external capture events are counted instead of the input signal edges.

Operation is done depending on the external capture signal, **DSL**, **ISL** bit and the input signal value defined in next table:

Table 35 Operation depending on the external capture signal, DSL, ISL and the input signal value

| Input signal F_OUTx | External capture | ISL | DSL | Action description                                                       |
|---------------------|------------------|-----|-----|--------------------------------------------------------------------------|
| -                   | rising edge      | 1   | -   | if CNT >= CNTS then do capture; issue NEWVAL_IRQ; CNT=0 else CNT++ endif |
| -                   | 0                | 1   | -   | no                                                                       |
| 1                   | rising edge      | 0   | 1   | if CNT >= CNTS then do capture; issue NEWVAL_IRQ; CNT=0 else CNT++ endif |
| 0                   | -                | 0   | 1   | no                                                                       |
| 0                   | rising edge      | 0   | 0   | if CNT >= CNTS then do capture; issue NEWVAL_IRQ; CNT=0 else CNT++ endif |
| 1                   | -                | 0   | 0   | no                                                                       |

# 28.13.4.2.5 TIM Bit Compression Mode (TBCM)

The TIM Bit Compression Mode can be used to combine all filtered input signals of a TIM sub-module to a parallel m bit data word, which can be routed to the ARU, where m is the number of channels available in the TIM sub-module.

Figure 45 gives an overview of the TIM bit compression mode.





Figure 45 TIM Bit Compression Mode

The register **CNTS** of a channel is used to configure the event that releases the *NEWVAL\_IRQ* and samples the input signals  $F_{IN}(0)$  to  $F_{IN}(m-1)$  in ascending order as a parallel data word in **GPR1**.

The bits 0 to *m-1* of the **CNTS** register are used to select the *REDGE\_DET* signals of the TIM filters 0 to *m-1* as a sampling event, and the bits 8 to (7+*m*) are used to select the *FEDGE\_DET* signals of the TIM filters 0 to *m-1*, respectively. If multiple events are selected, the events are OR-combined (see also **Figure 45**).

**EGPRO\_SEL**, **GPRO\_SEL** selects the timestamp value, which is routed through the ARU. **GPR1\_SEL** is not applicable in TBCM mode.

If the bit **ARU\_EN** of register **TIM[i]\_CH[x]\_CTRL** is set, the sampled data of register **GPR1** is routed together with a time stamp of register **GPR0** to the ARU, whenever the NEWVAL\_IRQ is released.

In TIM Bit compression mode, the register **ECNT** increments with each *NEWVAL\_IRQ*, which means that the value of ECNT may depend on all *m* input signals. Consequently, the LSB of **ECNT** does not reflect the actual level of the input signal TIM\_IN(x).

If the register **ECNT** produces an overflow during the measurement, the bit **ECNTOFL** is set inside the register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and interrupt *TIM\_ECNTOFL[x]\_IRQ* is raised depending on corresponding interrupt enable condition.

The TIM Bit Compression Mode does not depend on the bit field **CLK\_SEL** of register **TIM[i]\_CH[x]\_CTRL**.

# **External capture Bit Compression Mode (TBCM)**

If external capture is enabled, capturing is done depending on the **DSL**, **ISL** bit and the input signal value defined in next table:



Table 36 Capturing depended on the DSL, ISL and the input signal value, if external capture is enabled

| Input signal F_OUTx | External capture | ISL | DSL | Action description                  |
|---------------------|------------------|-----|-----|-------------------------------------|
| -                   | rising edge      | 1   | -   | do capture; issue NEWVAL_IRQ; CNT++ |
| -                   | 0                | 1   | -   | no                                  |
| 1                   | rising edge      | 0   | 1   | do capture; issue NEWVAL_IRQ; CNT++ |
| 0                   | -                | 0   | 1   | no                                  |
| 0                   | rising edge      | 0   | 0   | do capture; issue NEWVAL_IRQ; CNT++ |
| 1                   | -                | 0   | 0   | no                                  |

# 28.13.4.2.6 TIM Gated Periodic Sampling Mode (TGPS)

In the TIM Gated Periodic Sampling Mode the number of CMU clock cycles which should elapse before capturing and raising TIM[i]\_NEWVAL[x]\_IRQ is programmable. In this mode it must be specified in the **CNTS** register after how many CMU clock cycles the interrupt has to be raised.

A value of 0 in **TIM[i]\_CH[x]\_CNTS** means that after one **CLK\_SEL** edge a trigger/interrupt is raised, and a value of 1 means that after two edges a trigger/interrupt is raised, and so on.

In the **TIM[i]\_CH[x]\_CNT** register the elapsed cycles were incremented and compared against **TIM[i]\_CH[x]\_CNTS**. If **TIM[i]\_CH[x]\_CNT** is greater or equal to **TIM[i]\_CH[x]\_CNTS** a trigger will be raised. This allows by writing a value to **TIM[i]\_CH[x]\_CNTS** that the actual period time can be changed on the fly.

Operation is done depending on CMU clock, **DSL**, **ISL** bit and the input signal value defined in next table:

Table 37 Operation depending on CMU clock, DSL, ISL and the input signal value

| Input signal F_OUTx | selected CMU<br>Clock | External capture | ISL | DSL | Action description                                                                                 |
|---------------------|-----------------------|------------------|-----|-----|----------------------------------------------------------------------------------------------------|
| -                   | 1                     | 0                | 1   | -   | <pre>if CNT &gt;= CNTS then do capture   issue NEWVAL_IRQ;   CNT=0   else     CNT++   endif</pre>  |
| 0                   | 0                     | 0                | 0   | 1   | no                                                                                                 |
| 1                   | 1                     | 0                | 0   | 1   | <pre>if CNT &gt;= CNTS then do capture;   issue NEWVAL_IRQ;   CNT=0   else    CNT++   endif</pre>  |
| 0                   | 0                     | -                | 0   | 1   | no                                                                                                 |
| 0                   | 1                     | 0                | 0   | 0   | <pre>if CNT &gt;= CNTS then do capture;   issue NEWVAL_IRQ;   CNT=0   else     CNT++   endif</pre> |



Table 37 Operation depending on CMU clock, DSL, ISL and the input signal value (cont'd)

| Input signal F_OUTx | selected CMU<br>Clock | External capture | ISL | DSL | Action description |
|---------------------|-----------------------|------------------|-----|-----|--------------------|
| 1                   | 0                     | 0                | 0   | 0   | no                 |
| -                   | 0                     | 0                | -   | -   | no                 |

In this mode the TIM[i]\_CH[x]\_GPR1 operates as a shadow register for TIM[i]\_CH[x]\_CNTS. This would allow that the period for the next sampling period could be specified. The update of TIM[i]\_CH[x]\_CNTS will only take place once on a trigger if the TIM[i]\_CH[x]\_GPR1 was written by the CPU. This means that the captured value from the previous trigger can be read by the CPU from TIM[i]\_CH[x]\_GPR1 and afterwards the new sampling period for the next sampling period (the one after the actual sampling period) could be written.

With each triggered interrupt, the registers **GPR0** and **GPR1** are updated according to bits **GPR0\_SEL**, **GPR1\_SEL**, **EGPR0\_SEL** and **EGPR1\_SEL**.

When selecting **ECNT** as a source for the capture registers, GPRx will show the edge count and the input signal value at point of capture. Selecting **GPR0\_SEL** = '11' and **EGPR0\_SEL** = '0' for TIM channel 0 all 8 TIM input signals will be captured to **GPR0[7:0]**.

In the TGPS Mode the bit field **CLK\_SEL** of register **TIM[i]\_CH[x]\_CTRL** will define the selected CMU clock which will be used.

The behavior of the **ECNT** counter is configurable by **ECNT\_RESET**. If set to 1 on each interrupt (period expired) the **ECNT** will be reset. Otherwise it operates in wrap around mode.

If the register **ECNT** produces an overflow during the measurement, the bit **ECNTOFL** is set inside the register **TIM[i]\_CH[x]\_IRQ\_NOTIFY** and interrupt *TIM\_ECNTOFL[x]\_IRQ* is raised depending on corresponding interrupt enable condition.

#### **External capture TIM Gated Periodic Sampling Mode (TGPS)**

If external capture is enabled, the external capture events will capture the GPRx, reset the counter **CNT** and issue a NEWVAL\_IRQ.

Operation is done depending on the CMU clock, external capture signal, **DSL**, **ISL** bit and the input signal value defined in next table:

Table 38 Operation depending on the CMU clock, external capture signal, DSL, ISL and the input signal value

| Input signal F_OUTx | selected CMU<br>Clock | External capture | ISL | DSL | Action description                                                                                       |
|---------------------|-----------------------|------------------|-----|-----|----------------------------------------------------------------------------------------------------------|
| -                   | 1                     | 0                | 1   | -   | <pre>if CNT &gt;= CNTS then do    capture;    issue NEWVAL_IRQ;    CNT=0    else    CNT++    endif</pre> |
| 0                   | 0                     | 0                | 0   | 1   | no                                                                                                       |



Table 38 Operation depending on the CMU clock, external capture signal, DSL, ISL and the input signal value (cont'd)

| Input signal<br>F_OUTx | selected CMU<br>Clock | External capture | ISL | DSL | Action description                                                                                       |
|------------------------|-----------------------|------------------|-----|-----|----------------------------------------------------------------------------------------------------------|
| 1                      | 1                     | 0                | 0   | 1   | if CNT >= CNTS then do capture; issue NEWVAL_IRQ; CNT=0 else CNT++ endif                                 |
| 0                      | 0                     | -                | 0   | 1   | no                                                                                                       |
| 0                      | 1                     | 0                | 0   | 0   | <pre>if CNT &gt;= CNTS then do    capture;    issue NEWVAL_IRQ;    CNT=0    else    CNT++    endif</pre> |
| 1                      | 0                     | 0                | 0   | 0   | no                                                                                                       |
| -                      | 0                     | 0                | -   | -   | no                                                                                                       |
| -                      | -                     | rising edge      | -   | -   | do capture;<br>issue NEWVAL_IRQ;<br>CNT =0                                                               |

# 28.13.4.2.7 TIM Serial Shift Mode (TSSM)





Figure 46 TIM Serial Shift Mode (TSSM)

In the TIM Serial Shift Mode on each shift clock event the actual value of the input signal **TSSM\_INx** will be registered in dependence of **DSL** n the register **TIM[i]\_CH[x]\_CNT**.

If ISL=0 is set FOUTx will be used as shift in value TSSM\_INx, with ISL=1 the bit field ECNT\_RESET defines the value for TSSM\_INx.

With DSL=0 TSSM\_INx will be stored in TIM[i]\_CH[x]\_CNT[0] and TIM[i]\_CH[x]\_CNT[22:0] will be shifted left. With DSL</br>
With DSL
b>=1 TSSM\_OUTx will be stored in TIM[i]\_CH[x]\_CNT[23] and TIM[i]\_CH[x]\_CNT[23:1] will be shifted right.

Operation is done depending on the shift clock, external capture signal, **DSL**, **ISL** bit and the input signal value defined in next table:

Table 39 Operation depending on the shift clock, external capture signal, DSL, ISL and the input signal value

| Input signal<br>TSSM_INx | shift clock | tssm_ext_capture | ISL | DSL | Action description                                                          |
|--------------------------|-------------|------------------|-----|-----|-----------------------------------------------------------------------------|
| -                        | 0           | 0                | -   | -   | no                                                                          |
| -                        | -           | 1                | -   | -   | if EXT_CAP_EN=1 then see<br>function table in next chapter else<br>no endif |



Table 39 Operation depending on the shift clock, external capture signal, DSL, ISL and the input signal value (cont'd)

| Input signal TSSM_INx | shift clock | tssm_ext_capture | ISL | DSL | Action description                                                                                                                                                          |
|-----------------------|-------------|------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| value                 | 1           | 0                | 0   | 0   | CNT[23:1]= CNT[22:0]; CNT[0]= value if CNTS[15:8] >= CNTS[7:0] then    do capture;    issue NEWVAL_IRQ;    CNTS[15:8]=0 else    CNTS[15:8]++ endif                          |
| value                 | 1           | 0                | 0   | 1   | CNT[22:0]= CNT[23:1]; CNT[23]= value if CNTS[15:8] >= CNTS[7:0] then    do capture;    issue NEWVAL_IRQ;    CNTS[15:8]=0 else    CNTS[15:8]++ endif                         |
| value                 | 1           | 0                | 1   | 0   | CNT[23:1]= CNT[22:0]; CNT[0]= value if CNTS[15:8] >= CNTS[7:0] then   do capture;   issue NEWVAL_IRQ;   CNTS[15:8]=0   CNT[23:0]=ECNT_RESET else   CNTS[15:8]++ endif       |
| value                 | 1           | 0                | 1   | 1   | CNT[22:0]= CNT[23:1]; CNT[23]= value if CNTS[15:8] >= CNTS[7:0] then    do capture;    issue NEWVAL_IRQ;    CNTS[15:8]=0    CNT[23:0]=ECNT_RESET else    CNTS[15:8]++ endif |

The register TIM[i]\_CH[x]\_CNTS[7:0] define the amount of bits which will be stored inside TIM[i]\_CH[x]\_CNT.



Each shift clock will increment the register TIM[i]\_CH[x]\_CNTS[15:8]. If the condition TIM[i]\_CH[x]\_CNTS[15:8] >= TIM[i]\_CH[x]\_CNTS[7:0] is met a capture event is raised and TIM[i]\_NEWVAL[x]\_IRQ is asserted.

With each capture event the registers **GPR0** and **GPR1** are updated according to bits **GPR0\_SEL**, **GPR1\_SEL**, **EGPR0\_SEL** and **EGPR1\_SEL**.

If the bit field **ISL** is set to 1 the register bits **TIM[i]\_CH[x]\_CNT** are set to the value defined by **ECNT\_RESET** in case of a capture event.

In this mode the TIM[i]\_CH[x]\_GPR1 operates as a shadow register for TIM[i]\_CH[x]\_CNTS. This allows that the amount of bits to sample can be specified. The update of TIM[i]\_CH[x]\_CNTS will only take place once on a trigger if the TIM[i]\_CH[x]\_GPR1 was written by the CPU. This means that the captured value from the previous trigger can be read by the CPU from TIM[i]\_CH[x]\_GPR1 and afterwards the new amount of bits to sample for the next sampling period (the one after the actual sampling period) could be written.

The shift clock which will be in use is selectable by **TIM[i]\_CH[x]\_CNTS[17:16]**:

**00**<sub>B</sub>: source selection by **USE\_TDU\_CLK\_SRC** is in use. It can be set to any CMU\_CLK source or to the local TDU sample clock tdu\_sample\_evt.

**01**<sub>B</sub>: the tdu\_word\_evt signal will be used as shift clock source.

**10**<sub>B</sub>: the clk source selected by **USE\_TDU\_CLK\_SRC** is used and gated with tdu\_word\_evt. If tdu\_word\_evt=0 then shift clock will be 0.

**11**<sub>B</sub>: the clk source selected by **USE\_TDU\_CLK\_SRC** is used and gated with tdu\_word\_evt. If tdu\_word\_evt=1 then shift clock will be 0.

### **Signal Generation with TIM Serial Shift Mode**

If TIM[i]\_CH[x]\_CNTS[22] is 1 the TIM[i]\_CH[x]\_GPR0 operates as a shadow register for TIM[i]\_CH[x]\_CNT. This allows that the bits for shifting out can be specified. The update of TIM[i]\_CH[x]\_CNT will only take place once on a trigger if the TIM[i]\_CH[x]\_GPR0 was written by the CPU. This means that the captured value from the previous trigger can be read by the CPU from TIM[i]\_CH[x]\_GPR0 and afterwards the new bits to shift out could be written.

In addition the TIM Serial Shift Mode is able to generate a signal **TSSM\_OUT** which can be used internally to the TIM channel.

On each system clock the value for **TSSM\_OUT** is generated as defined next. The actual value can be read by the register bit **TIM[i]\_CH[x]\_CNTS[23]**.

Following functionality for **TSSM\_OUTx** is selectable by **TIM[i]\_CH[x]\_CNTS[21:20]:** 

 $\mathbf{00_{R}}$ : Constant output;  $\mathbf{TSSM_{OUTx}} = 0$ .

10<sub>B</sub>:Shift output; If DSL=0 (shift left) then TSSM\_OUTx = TIM[i]\_CH[x]\_CNT[23] else (shift right) TSSM\_OUTx = TIM[i]\_CH[x]\_CNT[0].

10<sub>B</sub>: Latched output; If DSL=0 and TIM[i]\_CH[x]\_CNT[23]=1 then TSSM\_OUTx = SHIFTOUT\_INx elsif DSL=1 and TIM[i]\_CH[x]\_CNT[0]=1 then TSSM\_OUTx = SHIFTOUT\_INx.

11<sub>B</sub>: Registered output; If DSL=0 and TIM[i]\_CH[x]\_CNT[23:22]=b01 then TSSM\_OUTx = SHIFTOUT\_INx elsif DSL=1 and TIM[i]\_CH[x]\_CNT[1:0]=b10 then TSSM\_OUTx = SHIFTOUT\_INx.

In case of registered or latched output mode the signal **SHIFTOUT\_INx** is selectable by **CNTS\_SEL**.

If CNTS\_SEL=0 is set FOUTx will be used for SHIFTOUT\_INx, with CNTS\_SEL=1 the signal TIM\_INx is in us for SHIFTOUT\_INx.

#### **External capture TIM Serial Shift Mode (TSSM)**

If external capture is enabled (**EXT\_CAP\_EN=1**), the external capture events will capture the GPRx, reset the counter **CNT** depending on ISL and issue a *NEWVAL\_IRQ*. Functionality from previous table will be applied.



The source which will be used as external capture event for TSSM mode is selectable by TIM[i]\_CH[x]\_CNTS[19:18]:

**00**<sub>B</sub>: source selection by **EXT\_CAP\_SRC** is in use.

**01**<sub>B</sub>: tdu\_word\_evt signal will be used as source.

**10**<sub>B</sub>: tdu\_frame\_evt signal will be used as source.

11<sub>B</sub>: reserved

Operation is done depending on the shift clock, external capture signal, **DSL**, **ISL** bit and the input signal value defined in next table:

Table 40 Operation depending on the shift clock, external capture signal, DSL, ISL and the input signal value

|                     | atue        |                  |     |     |                                                                                                                 |
|---------------------|-------------|------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------|
| Input signal F_OUTx | shift clock | tssm_ext_capture | ISL | DSL | Action description                                                                                              |
| -                   | 0           | 1                | 1   | -   | do capture;<br>issue NEWVAL_IRQ;<br>CNTS[15:8]=0<br>CNT[23:0]=ECNT_RESET                                        |
| -                   | 0           | 1                | 0   | -   | do capture; issue NEWVAL_IRQ;<br>CNTS[15:8]=0                                                                   |
| value               | 1           | 1                | 1   | 0   | CNT[23:1]= CNT[22:0];<br>CNT[0]= value<br>do capture;<br>issue NEWVAL_IRQ; CNTS[15:8]=0<br>CNT[23:0]=ECNT_RESET |
| value               | 1           | 1                | 1   | 1   | CNT[22:0]= CNT[23:1]; CNT[23]= value do capture; issue NEWVAL_IRQ; CNTS[15:8]=0 CNT[23:0]=ECNT_RESET            |
| value               | 1           | 1                | 0   | 0   | CNT[23:1]= CNT[22:0];<br>CNT[0]= value<br>do capture;<br>issue NEWVAL_IRQ;<br>CNTS[15:8]=0                      |
| value               | 1           | 1                | 0   | 1   | CNT[22:0]= CNT[23:1];<br>CNT[23]= value<br>do capture;<br>issue NEWVAL_IRQ;<br>CNTS[15:8]=0                     |

### 28.13.5 MAP Submodule Interface

The GTM provides one dedicated TIM sub-module TIM0 where channels zero (0) to five (5) are connected to the MAP sub-module described in chapter "TIM0 Input Mapping Module". There, the TIM0 sub-module channels provide the input signal level together with the actual filter value and the annotated time stamp for the edge



together in a 49 bit wide signal to the MAP sub-module. This 49 bit wide data signal is marked as valid with a separate valid signal tim0\_map\_dval[x] (x: 0...5).

# 28.13.5.1 Structure of map data

Table 41 MAP Submodule Interface

| tim0_map_data[x](48)    | Signal level bit from tim0_ch[x]                                                                                                                |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| tim0_map_data[x](47:24) | actual filter value TIM0_CH[x]_FLT_RE/ TIM0_CH[x]_FLT_FE if corresponding channel x bit field FLT_MODE_RE/ FLT_MODE_FE is 1 else 0 is assigned. |
| tim0_map_data[x](23:0)  | time stamp value selected by TBU0_SEL, GRP0_SEL, EGPR0_SEL, CNTS_SEL of channel x if bit field TIM_EN= 1                                        |
| tim0_map_dval[x]        | mark tim0_map_data[x] valid for one clock cycle                                                                                                 |

Note: With **TIM\_EN**=1 the MAP interface starts operation, it is not dependent on the setting of the bit fields

TIM\_MODE, ISL, DSL.

Note: While the MAP interface is in use the following guidelines have to be fulfilled, otherwise inconsistent

filter values can be transferred.

Change **TIMO\_CH[x]\_FLT\_RE** only between occurrence of rising and falling edge. Change **TIMO\_CH[x]\_FLT\_FE** only between occurrence of falling and rising edge.

# 28.13.6 TIM Interrupt Signals

Table 42 TIM Interrupt Signals

| Signal                  | Description                                                                                                            |
|-------------------------|------------------------------------------------------------------------------------------------------------------------|
| TIM[i]_NEWVAL[x]_IRQ    | New measurement value detected by SMU of channel x (x: 0m-1)                                                           |
| TIM[i]_ECNTOFL[x]_IRQ   | ECNT counter overflow of channel x (x: 0m-1)                                                                           |
| TIM[i]_CNTOFL[x]_IRQ    | SMU CNT counter overflow of channel x (x: 0m-1)                                                                        |
| TIM[i]_GPROFL[x]_IRQ    | GPR0 and GPR1 data overflow, old data was not read out before new data has arrived at input pin of channel x (x: 0m-1) |
| TIM[i]_TODET[x]_IRQ     | Time out reached for input signal of channel x (x: 0m-1)                                                               |
| TIM[i]_GLITCHDET[x]_IRQ | A glitch was detected by the TIM filter of channel x (x: 0m-1)                                                         |

# 28.13.7 TIM Configuration Register Overview

**Table 43** TIM Configuration Register Overview

| Register Name       | Description                                | see Page |
|---------------------|--------------------------------------------|----------|
| TIM[i]_CH[x]_CTRL   | TIMi channel x control register            | 178      |
| TIM[i]_CH[x]_ECTRL  | TIMi channel x extended control register   | 194      |
| TIM[i]_CH[x]_FLT_RE | TIMi channel x filter parameter 0 register | 182      |

# **AURIX™ TC3xx**



# **Generic Timer Module (GTM)**

# **Table 43** TIM Configuration Register Overview (cont'd)

| Register Name            | Description                                    | see Page |
|--------------------------|------------------------------------------------|----------|
| TIM[i]_CH[x]_FLT_FE      | TIMi channel x filter parameter 1 register     | 183      |
| TIM[i]_CH[x]_TDUV        | TIMi channel x TDU control register            | 192      |
| TIM[i]_CH[x]_TDUC        | TIMi channel x TDU counter register            | 193      |
| TIM[i]_CH[x]_GPR0        | TIMi channel x general purpose 0 register      | 183      |
| TIM[i]_CH[x]_GPR1        | TIMi channel x general purpose 1 register      | 184      |
| TIM[i]_CH[x]_CNT         | TIMi channel x SMU counter register            | 185      |
| TIM[i]_CH[x]_ECNT        | TIMi channel x SMU edge counter register       | 194      |
| TIM[i]_CH[x]_CNTS        | TIMi channel x SMU shadow counter register     | 185      |
| TIM[i]_CH[x]_IRQ_NOTIFY  | TIMi channel x interrupt notification register | 186      |
| TIM[i]_CH[x]_IRQ_EN      | TIMi channel x interrupt enable register       | 187      |
| TIM[i]_CH[x]_EIRQ_EN     | TIMi channel x error interrupt enable register | 191      |
| TIM[i]_CH[x]_IRQ_FORCINT | TIMi channel x force interrupt register        | 188      |
| TIM[i]_CH[x]_IRQ_MODE    | TIMi interrupt mode configuration register     | 189      |
| TIM[i]_RST               | TIMi global software reset register            | 188      |
| TIM[i]_IN_SRC            | TIMi AUX IN source selection register          | 190      |
| TIM[i]_INP_VAL           | TIMi input value observation register          | 198      |



V2.0.0

2021-02

**Generic Timer Module (GTM)** 

# 28.13.8 TIM Configuration Registers Description

# 28.13.8.1 Register TIM[i]\_CH[x]\_CTRL

### TIMi Channel x Control Register

Table 44 Filter Modes for Rising Edge

| FLT_MODE_RE |                                                  | EFLT_CTR_RE1) | FLT_CTR_RE | Coding                                    |
|-------------|--------------------------------------------------|---------------|------------|-------------------------------------------|
| 0           | Immediate edge propagation mode for rising edge  | 0             | 0          | Immediate edge propagation mode           |
|             |                                                  | 0             | 1          | Immediate edge propagation mode           |
|             |                                                  | 1             | 0          | Reserved                                  |
|             |                                                  | 1             | 1          | Reserved                                  |
| 1           | Individual de-<br>glitch mode for<br>rising edge | 0             | 0          | Up-Down Counter individual de-glitch mode |
|             |                                                  | 0             | 1          | Hold Counter individual de-glitch mode    |
|             |                                                  | 1             | 0          | Reset Counter individual de-glitch mode   |
|             |                                                  | 1             | 1          | Reserved                                  |

<sup>1)</sup> Bit is located in register TIM[i]\_CH[x]\_ECTRL.

Table 45 Filter Modes for Falling Edge

| FLT_MODE_FE |                                                  | EFLT_CTR_FE <sup>1)</sup> | FLT_CTR_FE | Coding                                    |
|-------------|--------------------------------------------------|---------------------------|------------|-------------------------------------------|
| 0           | Immediate edge propagation mode for rising edge  | 0                         | 0          | Immediate edge propagation mode           |
|             |                                                  | 0                         | 1          | Immediate edge propagation mode           |
|             |                                                  | 1                         | 0          | Reserved                                  |
|             |                                                  | 1                         | 1          | Reserved                                  |
| 1           | Individual de-<br>glitch mode for<br>rising edge | 0                         | 0          | Up-Down Counter individual de-glitch mode |
|             |                                                  | 0                         | 1          | Hold Counter individual de-glitch mode    |
|             |                                                  | 1                         | 0          | Reset Counter individual de-glitch mode   |
|             |                                                  | 1                         | 1          | Reserved                                  |

<sup>1)</sup> Bit is located in register TIM[i]\_CH[x]\_ECTRL.

# TIMi\_CHx\_CTRL (i=0-7;x=0-7)

TIMi Channel x Control Register  $(001024_{H}+i*800_{H}+x*80_{H})$ Application Reset Value: 0000 0000<sub>H</sub> 31 30 29 28 27 26 25 24 23 22 21 20 17 16 18 FLT\_C FLT\_M FR\_EC FLT\_M ODE\_R AP\_EN Q N **EGPR1 EGPR0** FLT\_C **TOCTRL** ODE\_F NT\_OF CLK\_SEL \_SEL SEL TR\_FE TR\_RE Q Ε Ε rw 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 CNTS CICTR ARU\_E TIM\_E **ECNT** TBU<sub>0</sub> **DSL GPR1\_SEL** GPR0\_SEL **OSM** TIM\_MODE ISL **RESET SEL SEL** L N N rw rw rw rw rw rw rw rw rw rw



| Field    | Bits | Туре | TIM channel x enable Enabling of the channel resets the registers ECNT, TIM[i]_CH[x]_CNT, TIM[i]_CH[x]_GPRO, and TIM[i]_CH[x]_GPR1 to their reset values. After finishing the action in one-shot mode the TIM_EN bit is cleared automatically. Otherwise, the bit must be cleared manually.  0 |  |  |  |  |  |
|----------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| TIM_EN   | 0    | rw   |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| TIM_MODE | 3:1  | rw   |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| OSM      | 4    | rw   | One-shot mode  After finishing the action in one-shot mode the TIM_EN bit is cleared automatically.  O <sub>B</sub> Continuous operation mode  1 <sub>B</sub> One-shot mode                                                                                                                    |  |  |  |  |  |
| ARU_EN   | 5    | rw   | GPR0 and GPR1 register values routed to ARU  0 <sub>B</sub> Registers content not routed  1 <sub>B</sub> Registers content routed                                                                                                                                                              |  |  |  |  |  |
| CICTRL   | 6    | rw   | Channel Input Control  0 <sub>B</sub> Use signal TIM_IN(x) as input for channel x  1 <sub>B</sub> Use signal TIM_IN(x-1) as input for channel x (or TIM_IN(m-1) if x is 0)                                                                                                                     |  |  |  |  |  |
| TBU0_SEL | 7    | rw   | TBU_TS0 bits input select for TIM0_CH[x]_GPRz (z: 0, 1)  This bit is only applicable for TIM0.  0 <sub>B</sub> Use TBU_TS0(230) to store in  TIM0_CH[x]_GPR0/TIM0_CH[x]_GPR1  1 <sub>B</sub> Use TBU_TS0(263) to store in  TIM0_CH[x]_GPR0/TIM0_CH[x]_GPR1                                     |  |  |  |  |  |



| Field    | Bits  | Туре | Selection for GPR0 register  If EGPR0_SEL =0 / EGPR0_SEL =1:  If a reserved value is written to the EGPR0_SEL, GPR0_SEL bit fields, the hardware will use TBU_TS0 input. $00_B$ Use TBU_TS0 as input / use ECNT as input $01_B$ Use TBU_TS1 as input / use TIM_INP_VAL as input $10_B$ Use TBU_TS2 as input / reserved $11_B$ Use CNTS as input; if TGPS mode in channel = 0 is selected, use TIM Filter F_OUT as input / reserved  Selection for GPR1 register  If EGPR1_SEL =0 / EGPR1_SEL =1:  If a reserved value is written to the EGPR1_SEL, GPR1_SEL bit fields, the hardware will use TBU_TS0 input. Note: In TBCM mode: EGPR1_SEL=1, GPR1_SEL=01 selects TIM_INP_VAL as input; in all other cases, TIM Filter F_OUT is used. $00_B$ Use TBU_TS0 as input / use ECNT as input $01_B$ Use TBU_TS1 as input / use TIM_INP_VAL as input $10_B$ Use TBU_TS2 as input / reserved $11_B$ Use CNT as input / reserved |  |  |  |  |  |
|----------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| GPR0_SEL | 9:8   | rw   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| GPR1_SEL | 11:10 | rw   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| CNTS_SEL | 12    | rw   | Selection for CNTS register The functionality of the CNTS_SEL is disabled in the modes TIPM,TGPS and TBCM.  CNTS_SEL in TSSM mode selects the source signal for registered or latched shift out operation.  OB use F_OUTX  1B use TIM_INX  OB Use CNT register as input  1B Use TBU_TSO as input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| DSL      | 13    | rw   | Signal level control In TIM_MODE=0b110 (TSSM), the bit field DSL defines the shift direction 0 <sub>B</sub> Shift left 1 <sub>B</sub> Shift right 0 <sub>B</sub> Measurement starts with falling edge (low level measurement) 1 <sub>B</sub> Measurement starts with rising edge (high level measurement)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| ISL      | 14    | rw   | Ignore signal level This bit is mode dependent and will have different meanings (see details in the TIM Channel mode description). $0_B$ Use DSL bit for selecting active signal level (TIEM) $1_B$ Ignore DSL and treat both edges as active edge (TIEM)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |



| Field           | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
|-----------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| ECNT_RESET      | 15    | rw   | If TIM_MODE=0b101 (TGPS) / TIM_MODE=0b000 (TPWM) else ECNT counter operating in wrap around mode; In TIM_MODE=0b110 (TSSM), the bit field ECNT_RESET defines the initial polarity for the shift register.  0 <sub>B</sub> ECNT counter operating in wrap around mode / ECNT counter operating in wrap around mode, CNT is reset on active input edge defined by DSL  1 <sub>B</sub> ECNT counter is reset with periodic sampling / ECNT counter operating in wrap around mode, CNT is reset on active and inactive input edge   |  |  |  |  |  |
| FLT_EN          | 16    | rw   | Filter enable for channel x  If the filter is disabled, all filter related units (including CSU) are bypassed, which means that the signal F_IN is directly routed to signal F_OUT.  OB Filter disabled and internal states are reset  1B Filter enabled                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| FLT_CNT_FRQ     | 18:17 | rw   | Filter counter frequency select  00 <sub>B</sub> FLT_CNT counts with CMU_CLK0  01 <sub>B</sub> FLT_CNT counts with CMU_CLK1  10 <sub>B</sub> FLT_CNT counts with CMU_CLK6  11 <sub>B</sub> FLT_CNT counts with CMU_CLK7                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| EXT_CAP_EN      | 19    | rw   | Enables external capture mode  The selected TIM mode is only sensitive to external capture pulses the input event changes are ignored.  O <sub>B</sub> External capture disabled  1 <sub>B</sub> External capture enabled                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| FLT_MODE_R<br>E | 20    | rw   | Filter mode for rising edge Coding see Table 44.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| FLT_CTR_RE      | 21    | rw   | Filter counter mode for rising edge<br>Coding see Table 44.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| FLT_MODE_F<br>E | 22    | rw   | Filter mode for falling edge<br>Coding see Table 45.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| FLT_CTR_FE      | 23    | rw   | Filter counter mode for falling edge Coding see Table 45.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| CLK_SEL         | 26:24 | rw   | CMU clock source select for channel  If ECLK_SEL =0 / ECLK_SEL =1:  000 <sub>B</sub> CMU_CLK0 selected / tdu_sample_evt of TDU selected  001 <sub>B</sub> CMU_CLK1 selected / reserved  010 <sub>B</sub> CMU_CLK2 selected / reserved  011 <sub>B</sub> CMU_CLK3 selected / reserved  100 <sub>B</sub> CMU_CLK4 selected / reserved  101 <sub>B</sub> CMU_CLK5 selected / reserved  110 <sub>B</sub> CMU_CLK5 selected / reserved  111 <sub>B</sub> CMU_CLK6 selected / reserved  111 <sub>B</sub> CMU_CLK7 selected / reserved |  |  |  |  |  |



| Field        | Bits  | Туре | Description                                                               |  |  |  |  |  |
|--------------|-------|------|---------------------------------------------------------------------------|--|--|--|--|--|
| FR_ECNT_OFL  | 27    | rw   | Extended Edge counter overflow behavior                                   |  |  |  |  |  |
|              |       |      | 0 <sub>B</sub> Overflow will be signaled on ECNT bit width = 8            |  |  |  |  |  |
|              |       |      | 1 <sub>B</sub> Overflow will be signaled on EECNT bit width (full range)  |  |  |  |  |  |
| EGPR0_SEL    | 28    | rw   | Extension of GPR0_SEL bit field                                           |  |  |  |  |  |
|              |       |      | Details described in GPR0_SEL bit field.                                  |  |  |  |  |  |
| EGPR1_SEL 29 |       | rw   | Extension of GPR1_SEL bit field                                           |  |  |  |  |  |
| _            |       |      | Details described in GPR1_SEL bit field.                                  |  |  |  |  |  |
| TOCTRL       | 31:30 | rw   | Timeout control                                                           |  |  |  |  |  |
|              |       |      | It has to be mentioned that writing of TOCTRL= 0 will every time stop the |  |  |  |  |  |
|              |       |      | TDU, independent of the previous state of TOCTRL.                         |  |  |  |  |  |
|              |       |      | 00 <sub>B</sub> Timeout feature disabled                                  |  |  |  |  |  |
|              |       |      | 01 <sub>B</sub> Timeout feature enabled for rising edge only              |  |  |  |  |  |
|              |       |      | 10 <sub>B</sub> Timeout feature enabled for falling edge only             |  |  |  |  |  |
|              |       |      | 11 <sub>B</sub> Timeout feature enabled for both edges                    |  |  |  |  |  |

# 28.13.8.2 Register TIM[i]\_CH[x]\_FLT\_RE

### TIMi Channel x Filter Parameter 0 Register

# TIMi\_CHx\_FLT\_RE (i=0-7;x=0-7)

| TIMi CI | hannel | x Filte  | r Parar | meter ( | ) Regis | ter(001 | 101C <sub>H</sub> + | i*800 <sub>H</sub> | +x*80 <sub>H</sub> ) | Ap | plication | on Res | et Valu  | e: 0000  | ) 0000 <sub>H</sub> |
|---------|--------|----------|---------|---------|---------|---------|---------------------|--------------------|----------------------|----|-----------|--------|----------|----------|---------------------|
| 31      | 30     | 29       | 28      | 27      | 26      | 25      | 24                  | 23                 | 22                   | 21 | 20        | 19     | 18       | 17       | 16                  |
|         | •      |          |         | 0       | '       | •       | •                   |                    | ' "                  |    | FLT       | _RE    | 1        |          | 1                   |
|         | 1      | <u> </u> | 1       | r       |         | 1       | 1                   |                    |                      |    | r         | N      | <u> </u> | <u> </u> | <u> </u>            |
| 15      | 14     | 13       | 12      | 11      | 10      | 9       | 8                   | 7                  | 6                    | 5  | 4         | 3      | 2        | 1        | 0                   |
|         |        |          |         |         |         |         | FLT                 | _RE                |                      |    |           |        |          |          |                     |
|         | 1      | l .      | 1       | 1       |         | 1       | r                   | W                  | 1                    |    | 1         | l .    |          |          |                     |

| Field  | Bits  | Туре | Description                                                                                                                                                                               |
|--------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FLT_RE | 23:0  | rw   | Filter parameter for rising edge                                                                                                                                                          |
|        |       |      | FLT_RE has different meanings in the various filter modes.Immediate edge propagation mode = acceptance time for rising edgeIndividual deglitch time mode = deglitch time for rising edge. |
| 0      | 31:24 | r    | Reserved Read as zero, shall be written as zero                                                                                                                                           |



# 28.13.8.3 Register TIM[i]\_CH[x]\_FLT\_FE

### TIMi Channel x Filter Parameter 1 Register

### TIMi\_CHx\_FLT\_FE (i=0-7;x=0-7)

| TIMi CI | IMi Channel x Filter Parameter 1 Register(001020 <sub>H</sub> +i*800 <sub>H</sub> +x*80 <sub>H</sub> ) Application Reset Value: 0000 0000 <sub>H</sub> |    |    |    |    |    |     |     |    |    |     |     |    |    |          |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|----|----|-----|-----|----|----|-----|-----|----|----|----------|
| 31      | 30                                                                                                                                                     | 29 | 28 | 27 | 26 | 25 | 24  | 23  | 22 | 21 | 20  | 19  | 18 | 17 | 16       |
|         | !                                                                                                                                                      | ļ  |    | 0  | i  | i  | ļ   |     | '  |    | FLT | _FE | i  | ļ. |          |
|         | r                                                                                                                                                      |    |    |    |    |    |     |     |    |    |     |     |    |    |          |
| 15      | 14                                                                                                                                                     | 13 | 12 | 11 | 10 | 9  | 8   | 7   | 6  | 5  | 4   | 3   | 2  | 1  | 0        |
|         | 1                                                                                                                                                      | 1  |    | 1  | ı  | ı  | FLT | _FE |    |    | 1   |     | ı  | ı  | <u>'</u> |
|         |                                                                                                                                                        | 1  | 1  | ı  |    |    | r   | W   |    |    | ı.  | 1   |    | ı  |          |

| Field  | Bits  | Туре | Description                                                                                                                                                                                                                    |
|--------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FLT_FE | 23:0  | rw   | Filter parameter for falling edge FLT_FE has different meanings in the various filter modes.Immediate edge propagation mode = acceptance time for falling edge Individual deglitch time mode = deglitch time for falling edge. |
| 0      | 31:24 | r    | Reserved Read as zero, shall be written as zero                                                                                                                                                                                |

# 28.13.8.4 Register TIM[i]\_CH[x]\_GPR0

#### TIMi Channel x General Purpose 0 Register

Note:

The ECNT register is reset to its initial value when the channel is enabled. Please note, that bit 0 depends on the input level coming from the filter unit and defines the reset value immediately.

### TIMi\_CHx\_GPR0 (i=0-7;x=0-7)





| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPR0  | 23:0  | rw   | Input signal characteristic parameter 0 The content of this register has different meaning for the TIM channels modes. The content directly depends on the bit fields EGPR0_SEL, GPR0_SEL of register TIM[i]_CH[x]_CTRL.  Note: The content of this register can only be written in TIM channel mode TSSM. |
| ECNT  | 31:24 | rh   | Edge counter The ECNT counts every incoming filtered edge (rising and falling). The counter value is uneven in case of detected rising, and even in case of detected falling edge. Thus, the input signal level is part of the counter and can be obtained by bit 0 of ECNT.                               |

# 28.13.8.5 Register TIM[i]\_CH[x]\_GPR1

### TIMi Channel x General Purpose 1 Register

**Note:** The ECNT register is reset to its initial value when the channel is enabled. Please note, that bit 0 depends on the input level coming from the filter unit and defines the reset value immediately.

### **TIMi\_CHx\_GPR1** (i=0-7;x=0-7)

| TIMi C | TIMi Channel x General Purpose 1 Register(001004 <sub>H</sub> |    |    |    |    |    |    |    | ·i*800 <sub>H</sub> +x*80 <sub>H</sub> ) A       |    |    | Application Reset Value: 000 |    |    |          |
|--------|---------------------------------------------------------------|----|----|----|----|----|----|----|--------------------------------------------------|----|----|------------------------------|----|----|----------|
| 31     | 30                                                            | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22                                               | 21 | 20 | 19                           | 18 | 17 | 16       |
|        | !                                                             | !  | EC | NT | !  | ,  | !  |    |                                                  |    | GF | R1                           | ı  | ı  | '        |
|        |                                                               |    | r  | h  |    |    |    |    | 1                                                |    | r  | W                            | 1  | 1  |          |
| 15     | 14                                                            | 13 | 12 | 11 | 10 | 9  | 8  | 7  | 6                                                | 5  | 4  | 3                            | 2  | 1  | 0        |
|        |                                                               | ı  | 1  | 1  |    | 1  | GF | R1 |                                                  |    |    |                              | ı  | ı  | '        |
|        | 1                                                             | 1  | 1  | 1  | 1  | 1  | r  | W  | <del>                                     </del> |    | 1  | 1                            | -  | -  | <u> </u> |

| Field | Bits  | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GPR1  | 23:0  | rw   | Input signal characteristic parameter 1 The content of this register has different meaning for the TIM channels modes. The content directly depends on the bit fields EGPR1_SEL, GPR1_SEL of register TIM[i]_CH[x]_CTRL. In TBCM mode if EGPR1_SEL=1, GPR1_SEL=01 then TIM_INP_VAL is used as input in all other cases TIM Filter F_OUT is used as input and Bits GPR1(23:8) = 0 The content of this register can only be written in TIM channel mode TGPS and TSSM. |
| ECNT  | 31:24 | rh   | Edge counter The ECNT counts every incoming filtered edge (rising and falling). The counter value is uneven in case of detected rising, and even in case of detected falling edge. Thus, the input signal level is part of the counter and can be obtained by bit 0 of ECNT.                                                                                                                                                                                         |



### 28.13.8.6 Register TIM[i]\_CH[x]\_CNT

### TIMi Channel x SMU Counter Register

### **TIMi\_CHx\_CNT (i=0-7;x=0-7)**



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                               |
|-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CNT   | 23:0  | r    | Actual SMU counter value  The meaning of this value depends on the configured mode:  TPWM = actual duration of PWM signal.TPIM = actual duration of all pulses (sum of pulses).TIEM = actual number of received edges.TIPM = actual number of received edges.TGPS = elapsed time for periodic sampling.TSSM = shift data. |
| 0     | 31:24 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                          |

### 28.13.8.7 Register TIM[i]\_CH[x]\_CNTS

#### TIMi Channel x SMU Shadow Counter Register

Note: The ECNT register is reset to its initial value when the channel is enabled. Please note, that bit 0 depends on the input level coming from the filter unit and defines the reset value immediately.

### TIMi\_CHx\_CNTS (i=0-7;x=0-7)

TIMi Channel x SMU Shadow Counter Register(001010<sub>H</sub>+i\*800<sub>H</sub>+x\*80<sub>H</sub>)Application Reset Value: 0000 0000<sub>H</sub>

| 31 | 30   | 29 | 28 | 27       | 26 | 25 | 24 | 23  | 22 | 21       | 20 | 19 | 18 | 17       | 16 |
|----|------|----|----|----------|----|----|----|-----|----|----------|----|----|----|----------|----|
|    | ECNT |    |    |          |    |    |    |     |    | I        | CN | TS | ı  | I        | 1  |
|    | 1    | I  |    | r        | 1  | 1  | 1  |     | 1  | 1        | r  | W  | 1  | 1        | 1  |
| 15 | 14   | 13 | 12 | 11       | 10 | 9  | 8  | 7   | 6  | 5        | 4  | 3  | 2  | 1        | 0  |
|    | 1    | ı  | ı  | !        | 1  | ı  | CN | ITS | ı  | !        | ı  | ı  | ı  | !        | ı  |
|    | 1    | ı  | ı  | <u> </u> | 1  | 1  | r  | W   | 1  | <u>I</u> | 1  | ı  | 1  | <u>I</u> | i  |



| Field | Bits  | Туре | Description                                                                                                                                                                                                                                                                    |
|-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CNTS  | 23:0  | rw   | Counter shadow register The content of this register has different meaning for the TIM channels modes. The content depends directly on the bit field CNTS_SEL of register TIM[i]_CH[x]_CTRL. The register TIM[i]_CH[x]_CNTS is only writable in TIPM,TBCM ,TGPS and TSSM mode. |
| ECNT  | 31:24 | r    | Edge counter The ECNT counts every incoming filtered edge (rising and falling). The counter value is uneven in case of detected rising, and even in case of detected falling edge. Thus, the input signal level is part of the counter and can be obtained by bit 0 of ECNT.   |

# 28.13.8.8 Register TIM[i]\_CH[x]\_IRQ\_NOTIFY

### TIMi Channel x Interrupt Notification Register

### TIMi\_CHx\_IRQ\_NOTIFY (i=0-7;x=0-7)

TIMi Channel x Interrupt Notification Register(00102C<sub>H</sub>+i\*800<sub>H</sub>+x\*80<sub>H</sub>)Application Reset Value: 0000 0000<sub>H</sub>

| 17 16 | 17  | 18   | 19 | 20    | 21            | 22       | 23       | 24       | 25       | 26       | 27       | 28       | 29 | 30 | 31 |
|-------|-----|------|----|-------|---------------|----------|----------|----------|----------|----------|----------|----------|----|----|----|
| '     |     | '    | '  | '     | '             | 1        | )        |          | '        |          | 1        | 1        | '  | "  |    |
|       |     | 1    | I  | 1     | I             | 1        | <u> </u> | <u> </u> | I        | <u> </u> | 1        | 1        | 1  | 1  |    |
| 1 0   | 1   | 2    | 3  | 4     | 5             | 6        | 7        | 8        | 9        | 10       | 11       | 12       | 13 | 14 | 15 |
|       |     | CNTO |    | TODET | GLITC<br>HDET | I        |          | I        | I        | 0        |          | ļ        | I  | ļ  |    |
|       | OFL | FL   | FL |       |               | 1        |          | I        | I        |          | 1        | 1        | 1  | 1  |    |
| rw    | rw  | rw   | rw | rw    | rw            | <u> </u> | <u> </u> | <u>1</u> | <u> </u> | r        | <u> </u> | <u> </u> | 1  | 1  |    |

| Field   | Bits | Туре | Description                                                                                                                                                                                                                                       |  |  |  |  |  |
|---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NEWVAL  | 0    | rw   | New measurement value detected by in channel x  This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No event has occurred  1 <sub>B</sub> NEWVAL has occurred on the TIM channel |  |  |  |  |  |
| ECNTOFL | 1    | rw   | counter overflow of channel x See bit 0.                                                                                                                                                                                                          |  |  |  |  |  |
| CNTOFL  | 2    | rw   | SMU CNT counter overflow of channel x See bit 0.                                                                                                                                                                                                  |  |  |  |  |  |
| GPROFL  | 3    | rw   | GPR0 and GPR1 data overflow Old data not read out before new data has arrived at input pin. See bit 0.                                                                                                                                            |  |  |  |  |  |
| TODET   | 4    | rw   | Timeout reached for input signal of channel x See bit 0.                                                                                                                                                                                          |  |  |  |  |  |



| Field     | Bits | Туре | Description                                                                                                                                                                                                                                 |
|-----------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GLITCHDET | 5    | rw   | Glitch detected on channel x, (x:0m-1)  This bit will be cleared on a CPU write access of value '1'. A read access leaves the bit unchanged.  O <sub>B</sub> No glitch detected for last edge  1 <sub>B</sub> Glitch detected for last edge |
| 0         | 31:6 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                            |

# 28.13.8.9 Register TIM[i]\_CH[x]\_IRQ\_EN

# TIMi Channel x Interrupt Enable Register

### TIMi\_CHx\_IRQ\_EN (i=0-7;x=0-7)

|          | thannel | '  | •  | •  | Registe | er(0010 | 30 <sub>H</sub> +i* | 800 <sub>H</sub> +x | (*80 <sub>H</sub> ) | Ар                           | plicatio | on Res | et Valu               | e: 0000 | 0000 <sub>H</sub> |
|----------|---------|----|----|----|---------|---------|---------------------|---------------------|---------------------|------------------------------|----------|--------|-----------------------|---------|-------------------|
| 31       | 30      | 29 | 28 | 27 | 26      | 25      | 24                  | 23                  | 22                  | 21                           | 20       | 19     | 18                    | 17      | 16                |
|          |         |    |    |    |         |         |                     | 0                   |                     |                              |          |        |                       |         |                   |
| <u> </u> |         |    |    |    |         |         |                     | r                   |                     |                              |          |        |                       |         |                   |
| 15       | 14      | 13 | 12 | 11 | 10      | 9       | 8                   | 7                   | 6                   | 5                            | 4        | 3      | 2                     | 1       | 0                 |
|          | 1       |    | 1  | 1  | 0       | 1       | 1                   | 1                   |                     | GLITC<br>HDET_<br>IRQ_E<br>N | _IRQ_    |        | CNTO<br>FL_IR<br>Q_EN | OFL_I   | _                 |
|          |         |    |    |    | r       |         |                     |                     |                     | rw                           | rw       | rw     | rw                    | rw      | rw                |

| Field                | Bits | Туре | Description                                                                                                                                                                 |
|----------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NEWVAL_IRQ<br>_EN    | 0    | rw   | TIM_NEWVALx_IRQ interrupt enable  0 <sub>B</sub> Disable interrupt, interrupt is not visible outside GTM  1 <sub>B</sub> Enable interrupt, interrupt is visible outside GTM |
| ECNTOFL_IRQ<br>_EN   | 1    | rw   | TIM_ECNTOFLx_IRQ interrupt enable Coding see bit 0.                                                                                                                         |
| CNTOFL_IRQ_<br>EN    | 2    | rw   | TIM_CNTOFLx_IRQ interrupt enable Coding see bit 0.                                                                                                                          |
| GPROFL_IRQ_<br>EN    | 3    | rw   | TIM_GPROFL_IRQ interrupt enable Coding see bit 0.                                                                                                                           |
| TODET_IRQ_E<br>N     | 4    | rw   | TIM_TODETx_IRQ interrupt enable Coding see bit 0.                                                                                                                           |
| GLITCHDET_I<br>RQ_EN | 5    | rw   | TIM_GLITCHDETx_IRQ interrupt enable Coding see bit 0.                                                                                                                       |
| 0                    | 31:6 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                            |



# 28.13.8.10Register TIM[i]\_CH[x]\_IRQ\_FORCINT

# TIMi Channel x Force Interrupt Register

### TIMI CHx IRO FORCINT (i=0-7:x=0-7)

| TIMI_C | _  |    | •  | rupt Re | •        | (00103 | 4 <sub>H</sub> +i*8 | 00 <sub>H</sub> +x* | 80 <sub>H</sub> ) | Ар                    | plication | on Res | et Valu        | e: 0000             | 0000 <sub>H</sub>  |
|--------|----|----|----|---------|----------|--------|---------------------|---------------------|-------------------|-----------------------|-----------|--------|----------------|---------------------|--------------------|
| 31     | 30 | 29 | 28 | 27      | 26       | 25     | 24                  | 23                  | 22                | 21                    | 20        | 19     | 18             | 17                  | 16                 |
|        | 1  | 1  | 1  | ı       | ı        | ı      | '                   | 0                   | ı                 | !                     | ı         | ı      | ı              | l.                  | '                  |
|        | 1  | 1  | 1  | 1       | 1        | 1      | 1                   | r                   | İ.                | 1                     | <u> </u>  | 1      | <u> </u>       | <u> </u>            |                    |
| 15     | 14 | 13 | 12 | 11      | 10       | 9      | 8                   | 7                   | 6                 | 5                     | 4         | 3      | 2              | 1                   | 0                  |
|        | 1  | 1  | 1  |         | <b>D</b> | ı      | 1                   | 1                   | ı                 | TRG_G<br>LITCH<br>DET | I KG_I    |        | TRG_C<br>NTOFL | TRG_E<br>CNTO<br>FL | TRG_N<br>EWVA<br>L |
|        |    |    |    | 1       | r        |        |                     |                     |                   | rw                    | rw        | rw     | rw             | rw                  | rw                 |

| Field             | Bits | Туре | Description                                                                                                                                                                                                                                                                                         |
|-------------------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TRG_NEWVAL        | 0    | rw   | Trigger NEWVAL bit in TIM_CHx_IRQ_NOTIFY register by software This bit is cleared automatically after write. This bit is write protected by bit RF_PROT of register GTM_CTRL.  0 <sub>B</sub> No interrupt triggering 1 <sub>B</sub> Assert corresponding field in TIM[i]_CH[x]_IRQ_NOTIFY register |
| TRG_ECNTOF        | 1    | rw   | <b>Trigger ECNTOFL bit in TIM_CHx_IRQ_NOTIFY register by software</b> Coding see bit 0.                                                                                                                                                                                                             |
| TRG_CNTOFL        | 2    | rw   | <b>Trigger CNTOFL bit in TIM_CHx_IRQ_NOTIFY register by software</b> Coding see bit 0.                                                                                                                                                                                                              |
| TRG_GPROFL        | 3    | rw   | <b>Trigger GPROFL bit in TIM_CHx_IRQ_NOTIFY register by software</b> Coding see bit 0.                                                                                                                                                                                                              |
| TRG_TODET         | 4    | rw   | Trigger TODET bit in TIM_CHx_IRQ_NOTIFY register by software Coding see bit 0.                                                                                                                                                                                                                      |
| TRG_GLITCHD<br>ET | 5    | rw   | <b>Trigger GLITCHDET bit in TIM_CHx_IRQ_NOTIFY register by software</b> Coding see bit 0.                                                                                                                                                                                                           |
| 0                 | 31:6 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                    |



## 28.13.8.11Register TIM[i]\_CH[x]\_IRQ\_MODE

### TIMi Channel x Interrupt Mode Configuration Register

### TIMi\_CHx\_IRQ\_MODE (i=0-7;x=0-7)

TIMi Channel x Interrupt Mode Configuration Register  $(001038_{H} + i*800_{H} + x*80_{H})$  Application Reset Value:  $0000\ 0000_{H}$ 

| 31 | 30 | 29       | 28  | 27 | 26 | 25       | 24 | 23 | 22       | 21 | 20       | 19 | 18       | 17       | 16       |
|----|----|----------|-----|----|----|----------|----|----|----------|----|----------|----|----------|----------|----------|
|    | 1  | ı        | ı   | ı  | ı  | ı        | (  | D  | ı        | I  | ı        | I  | ı        | ı        | ı        |
|    | 1  | <u>I</u> | I . | 1  | 1  | <u>I</u> | I  | r  | <u> </u> | I  | <u>I</u> | I  | <u> </u> | <u> </u> | <u>I</u> |
| 15 | 14 | 13       | 12  | 11 | 10 | 9        | 8  | 7  | 6        | 5  | 4        | 3  | 2        | 1        | 0        |
|    |    |          |     |    |    | (        | )  |    |          |    |          |    |          | IRQ_I    | MODE     |
|    | 1  | I        | I   | 1  | 1  |          | r  | 1  | 1        | 1  | I        | I  | 1        | r        | W        |

| Field    | Bits | Туре | Description                                                                                                                                                                                           |
|----------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IRQ_MODE | 1:0  | rw   | IRQ mode selection The interrupt modes are described in Section 28.4.5.  00 <sub>B</sub> Level mode  01 <sub>B</sub> Pulse mode  10 <sub>B</sub> Pulse-Notify mode  11 <sub>B</sub> Single-Pulse mode |
| 0        | 31:2 | r    | Reserved Read as zero, shall be written as zero                                                                                                                                                       |

# 28.13.8.12Register TIM[i]\_RST

# **TIMi Global Software Reset Register**

| тімі      | i_RST ( | (i=∩_7)          | ١ |
|-----------|---------|------------------|---|
| 1 1 1 1 1 | I KJI   | (1-U- <i>i i</i> | , |

| TIMi G | i Global Software Reset Register |    |        | ter | (00107C <sub>H</sub> +i*800 <sub>H</sub> ) |    |    |             | Application Reset Value: 0000 0000 <sub>H</sub> |             |             |             |             |             |             |
|--------|----------------------------------|----|--------|-----|--------------------------------------------|----|----|-------------|-------------------------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|
| 31     | 30                               | 29 | 28     | 27  | 26                                         | 25 | 24 | 23          | 22                                              | 21          | 20          | 19          | 18          | 17          | 16          |
|        | ,                                | ļ. | ļ.     | ļ   | ļ                                          | ļ  | '  | 0           | ļ                                               | ļ.          | ,           | ļ           | ļ.          | ļ           | !           |
|        | 1                                | I. |        |     |                                            |    | I  | r           |                                                 |             | 1           |             | I.          |             |             |
| 15     | 14                               | 13 | 12     | 11  | 10                                         | 9  | 8  | 7           | 6                                               | 5           | 4           | 3           | 2           | 1           | 0           |
|        |                                  |    | '<br>' | 0   | 1                                          | 1  | ,  | RST_C<br>H7 | RST_C<br>H6                                     | RST_C<br>H5 | RST_C<br>H4 | RST_C<br>H3 | RST_C<br>H2 | RST_C<br>H1 | RST_C<br>H0 |
|        |                                  |    |        | r   |                                            |    |    | rw          | rw                                              | rw          | rw          | rw          | rw          | rw          | rw          |



| Field              | Bits | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RST_CHx<br>(x=0-7) | х    | rw   | Software reset of channel x  This bit is cleared automatically after write by CPU. The channel registers are set to their reset values and channel operation is stopped immediately.  Please note, that the RST field width of this register depends on the number of implemented channels m within this sub-module. This register description represents a register layout for m = 8.  O <sub>B</sub> No action  1 <sub>B</sub> Reset channel x |
| 0                  | 31:8 | r    | <b>Reserved</b> Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                                                                                                          |

# 28.13.8.13Register TIM[i]\_IN\_SRC

## **TIMi AUX IN Source Selection Register**

# TIMi\_IN\_SRC (i=0-7)

| TIMI A | IMi AUX IN Source Selection Register |     |    |     |      | (001078 <sub>H</sub> +i*800 <sub>H</sub> ) |     |     |       | Ар | plicati | e: 0000 | 0000 <sub>H</sub> |     |     |
|--------|--------------------------------------|-----|----|-----|------|--------------------------------------------|-----|-----|-------|----|---------|---------|-------------------|-----|-----|
| 31     | 30                                   | 29  | 28 | 27  | 26   | 25                                         | 24  | 23  | 23 22 |    | 21 20   |         | 18                | 17  | 16  |
| МО     | DE_7                                 | VAI | _7 | мог | DE_6 | VA                                         | L_6 | моі | DE_5  | VA | L_5     | мог     | DE_4              | VAI | L_4 |
| r      | W                                    | rw  |    | rw  |      | rw                                         |     | rw  |       | rw |         | rw      |                   | rw  |     |
| 15     | 14                                   | 13  | 12 | 11  | 10   | 9                                          | 8   | 7   | 6     | 5  | 4       | 3       | 2                 | 1   | 0   |
| МО     | DE_3                                 | VAI | 3  | МОІ | DE_2 | VA                                         | L_2 | моі | DE_1  | VA | L_1     | МОІ     | DE_0              | VAI | L_0 |
| r      | w                                    | r۱  | N  | r   | W    | r                                          | W   | r   | W     | r  | W       | r       | W                 | r   | w   |

| Field         | Bits      | Туре | Description                                                                        |
|---------------|-----------|------|------------------------------------------------------------------------------------|
| VAL_x (x=0-7) | 4*x+1:4*x | rw   | Value to be fed to Channel x                                                       |
|               |           |      | Multicore encoding in use (VAL_x(1) defines the state of the signal).              |
|               |           |      | Function depends on the combination of VAL_x(1) and MODE_x(1) see                  |
|               |           |      | MODE_0 description.                                                                |
|               |           |      | Any read access to a <b>VAL_x</b> bit field will always result in a value 00 or 11 |
|               |           |      | indicating current state. A modification of the state is only performed            |
|               |           |      | with the values 01 and 10. Writing the values 00 and 11 is always ignored.         |
|               |           |      | 00 <sub>B</sub> State is 0 (ignore write access)                                   |
|               |           |      | 01 <sub>B</sub> Change state to 0                                                  |
|               |           |      | 10 <sub>B</sub> Change state to 1                                                  |
|               |           |      | 11 <sub>B</sub> State is 1 (ignore write access)                                   |



| Field          | Bits | Type | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE_x (x=0-7) |      | rw   | Input source to Channel x  Multicore encoding in use (MODE_x(1) defines the state of the signal).  Function table:  MODE_x(1)=0, VAL_x(1)=0: The input signal defined by bit field  CICTRL of the TIM channel is used as input source.  MODE_x(1)=0, VAL_x(1)=1:  The signal TIM_AUX_IN of the TIM channel is used as input source.  MODE_x(1)=1: The state VAL_x(1) defines the input level for the TIM channel.  Any read access to a MODE_x bit field will always result in a value 00 or 11 indicating current state. A modification of the state is only performed with the values 01 and 10. Writing the values 00 and 11 is always ignored.  00 <sub>B</sub> State is 0 (ignore write access)  01 <sub>B</sub> Change state to 0  10 <sub>B</sub> Change state to 1  11 <sub>B</sub> State is 1 (ignore write access) |

## 28.13.8.14Register TIM[i]\_CH[x]\_EIRQ\_EN

### TIMi Channel x Error Interrupt Enable Register

### TIMi\_CHx\_EIRQ\_EN (i=0-7;x=0-7)

TIMi Channel x Error Interrupt Enable Register(00103C<sub>H</sub>+i\*800<sub>H</sub>+x\*80<sub>H</sub>) Application Reset Value: 0000 0000<sub>H</sub>



| Field               | Bits | Туре | Description                                                                                                                                                                                                |
|---------------------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NEWVAL_EIR<br>Q_EN  | 0    | rw   | TIM_NEWVALx_EIRQ error interrupt enable  0 <sub>B</sub> Disable error interrupt, error interrupt is not visible outside GTM  1 <sub>B</sub> Enable error interrupt, error interrupt is visible outside GTM |
| ECNTOFL_EIR<br>Q_EN | 1    | rw   | TIM_ECNTOFLx_IRQ interrupt enable Coding see bit 0.                                                                                                                                                        |
| CNTOFL_EIRQ<br>_EN  | 2    | rw   | TIM_CNTOFLx_IRQ interrupt enable Coding see bit 0.                                                                                                                                                         |
| GPROFL_EIRQ<br>_EN  | 3    | rw   | TIM_GPROFL_IRQ interrupt enable Coding see bit 0.                                                                                                                                                          |



| Field                 | Bits | Туре | Description                                           |
|-----------------------|------|------|-------------------------------------------------------|
| TODET_EIRQ_<br>EN     | 4    | rw   | TIM_TODETx_IRQ interrupt enable Coding see bit 0.     |
| GLITCHDET_E<br>IRQ_EN | 5    | rw   | TIM_GLITCHDETx_IRQ interrupt enable Coding see bit 0. |
| 0                     | 31:6 | r    | Reserved Read as zero, shall be written as zero.      |

# ${\bf 28.13.8.15 Register\ TIM[i]\_CH[x]\_TDUV}$

# TIMi Channel x TDU Control Register

### TIMi\_CHx\_TDUV (i=0-7;x=0-7)

| TIMi C | _  | •   | •  | ol Regis | ster (                         | (001018 <sub>H</sub> +i*800 <sub>H</sub> +x*80 <sub>H</sub> ) |      |    |    |    | Application Reset Value: 0000 ( |     |    |    |    |  |  |
|--------|----|-----|----|----------|--------------------------------|---------------------------------------------------------------|------|----|----|----|---------------------------------|-----|----|----|----|--|--|
| 31     | 30 | 29  | 28 | 27       | 26                             | 25                                                            | 24   | 23 | 22 | 21 | 20                              | 19  | 18 | 17 | 16 |  |  |
| 0      |    | TCS |    | AME_C    | TCS_U<br>SE_SA<br>MPLE_<br>EVT | SLIC                                                          | CING |    |    |    | тс                              | )V2 |    |    |    |  |  |
| r      | •  | rw  | •  | rw       | rw                             | r                                                             | W    | •  |    | •  | r                               | W   |    |    |    |  |  |
| 15     | 14 | 13  | 12 | 11       | 10                             | 9                                                             | 8    | 7  | 6  | 5  | 4                               | 3   | 2  | 1  | 0  |  |  |
|        |    |     | T  | 0V1      | . ,                            |                                                               |      |    | •  |    | T                               | vo  | •  |    |    |  |  |
|        | 1  | +   | 1  | rw       | L                              |                                                               | 1    |    | 1  | 1  | r                               | W   | 1  | -  | 1  |  |  |

| Field                  | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TOV                    | 7:0   | rw   | Time out compare value slice0 for channel x Compare value for TO_CNT.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| TOV1                   | 15:8  | rw   | Time out compare value slice1 for channel x Compare value for TO_CNT1.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TOV2                   | 23:16 | rw   | Time out compare value slice2 for channel x SLICING!=0b11: Compare value for TO_CNT2. SLICING= 0b11: TOV2 operate as a shadow register for TO_CNT.                                                                                                                                                                                                                                                                                                                                                                       |
| SLICING                | 25:24 | rw   | Cascading of counter slices  If USE_LUT=0b00 / USE_LUT !=0b00  00 <sub>B</sub> Combine slice2, slice1, slice0 to 1x24-bit counter / reserved  01 <sub>B</sub> Combine slice1, slice0 to 1x16-bit counter, use slice2 as 1x8-bit counter / combine slice1, slice0 to 1x16-bit; slice2 not usable  10 <sub>B</sub> Use slice2, slice1, slice0 as 3x8-bit counter / use slice1, slice0 as 2x8-bit counter; slice2 not usable  11 <sub>B</sub> Use slice1, slice0 as 2x8-bit counter / use slice1, slice0 as 2x8-bit counter |
| TCS_USE_SA<br>MPLE_EVT | 26    | rw   | Use tdu_sample_evt as Timeout Clock  0B CMU_CLK selected by TCS is in use by TO_CNT, TO_CNT2  1B CMU_CLK selected by TCS is in use by TO_CNT2; tdu_sample_evt is in use by TO_CNT                                                                                                                                                                                                                                                                                                                                        |



| Field      | Bits  | Туре | Description                                                                                             |  |  |  |  |  |  |  |
|------------|-------|------|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| TDU_SAME_C | 27    | rw   | Define clocking of TO_CNT, TO_CNT1                                                                      |  |  |  |  |  |  |  |
| NT_CLK     |       |      | O <sub>B</sub> TO_CNT clock selected by (TCS, TCS_USE_SAMPLE_EVT);<br>TO_CNT1 clocked on tdu_word_event |  |  |  |  |  |  |  |
|            |       |      | 1 <sub>B</sub> TO_CNT1 uses same clock as TO_CNT                                                        |  |  |  |  |  |  |  |
| TCS        | 30:28 | rw   | Timeout Clock selection                                                                                 |  |  |  |  |  |  |  |
|            |       |      | 000 <sub>B</sub> CMU_CLK0 selected                                                                      |  |  |  |  |  |  |  |
|            |       |      | 001 <sub>B</sub> CMU_CLK1 selected                                                                      |  |  |  |  |  |  |  |
|            |       |      | 010 <sub>B</sub> CMU_CLK2 selected                                                                      |  |  |  |  |  |  |  |
|            |       |      | 011 <sub>B</sub> CMU_CLK3 selected                                                                      |  |  |  |  |  |  |  |
|            |       |      | 100 <sub>B</sub> CMU_CLK4 selected                                                                      |  |  |  |  |  |  |  |
|            |       |      | 101 <sub>B</sub> CMU_CLK5 selected                                                                      |  |  |  |  |  |  |  |
|            |       |      | 110 <sub>B</sub> CMU_CLK6 selected                                                                      |  |  |  |  |  |  |  |
|            |       |      | 111 <sub>B</sub> CMU_CLK7 selected                                                                      |  |  |  |  |  |  |  |
| 0          | 31    | r    | Reserved                                                                                                |  |  |  |  |  |  |  |
|            |       |      | Read as zero, shall be written as zero.                                                                 |  |  |  |  |  |  |  |

# 28.13.8.16Register TIM[i]\_CH[x]\_TDUC

### **TIMi Channel x TDU Counter Register**

The register **TIM[i]\_CH[x]\_TDUC** is writable if Timeout unit is disabled (TOCTRL=0b00).

If USE\_LUT != 0b00 (input signal generation by lookup table) the bit field TO\_CNT2 is writable at any time, TO\_CNT,TO\_CNT1 will not be changed.

### TIMi\_CHx\_TDUC (i=0-7;x=0-7)

| TIMi C | Mi Channel x TDU Counter Register |    |     |      |    |    | (001014 <sub>H</sub> +i*800 <sub>H</sub> +x*80 <sub>H</sub> ) |    |     |     | Application Reset Value: 0000 |      |     |    |    |
|--------|-----------------------------------|----|-----|------|----|----|---------------------------------------------------------------|----|-----|-----|-------------------------------|------|-----|----|----|
| 31     | 30                                | 29 | 28  | 27   | 26 | 25 | 24                                                            | 23 | 22  | 21  | 20                            | 19   | 18  | 17 | 16 |
|        | 1                                 | ı  | '   | 0    |    | !  | 1                                                             |    | ı   | ı   | TO_0                          | CNT2 | ı   | 1  | !  |
|        | 1                                 | l  | 1   | r    | 1  |    | 1                                                             |    | I . | I . | r                             | W    | I . | 1  |    |
| 15     | 14                                | 13 | 12  | 11   | 10 | 9  | 8                                                             | 7  | 6   | 5   | 4                             | 3    | 2   | 1  | 0  |
|        |                                   |    | то_ | CNT1 |    | ,  |                                                               |    |     |     | то_                           | CNT  |     |    | '  |
| 1      | 1                                 |    | r   | \\/  | 1  |    | 1                                                             | 1  |     | 1   | r                             | ۸۸/  |     | 1  | 1  |

| Field   | Bits  | Туре | Description                                                                                                                                                                                |  |  |  |  |  |  |  |
|---------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| TO_CNT  | 7:0   | rw   | Current Timeout value slice0 for channel x SLICING != 0b11: counter will be reset to 0X0 on TDU_RESYNC condition SLICING = 0b11: counter will be loaded with TOV2 on TDU_RESYNC condition. |  |  |  |  |  |  |  |
| TO_CNT1 | 15:8  | rw   | Current Timeout value slice1 for channel x Counter will be reset to 0x0 on TDU_RESYNC condition.                                                                                           |  |  |  |  |  |  |  |
| TO_CNT2 | 23:16 | rw   | Current Timeout value slice2 for channel x Counter will be reset to 0x0 on TDU_RESYNC condition.                                                                                           |  |  |  |  |  |  |  |
| 0       | 31:24 | r    | Reserved Read as zero, shall be written as zero                                                                                                                                            |  |  |  |  |  |  |  |



## 28.13.8.17Register TIM[i]\_CH[x]\_ECNT

### TIMi Channel x SMU Edge Counter Register

### TIMi\_CHx\_ECNT (i=0-7;x=0-7)



| Field | Bits  | Туре | Description                                                                                                                                                                                                      |
|-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECNT  | 15:0  | r    | Edge counter  If TIM channel is disabled the content of ECNT gets frozen. A read will auto clear the bits [15:1]. Further read accesses to ECNT will show on Bit 0 the actual input signal value of the channel. |
| 0     | 31:16 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                 |

# 28.13.8.18Register TIM[i]\_CH[x]\_ECTRL

### TIMi Channel x Extended Control Register

## TIMi\_CHx\_ECTRL (i=0-7;x=0-7)

| TIMI C                 | nannel | x Exte        | nded C               | ontrol | Regist | er(001              | 028 <sub>H</sub> +i' | *800 <sub>H</sub> +     | x*80 <sub>H</sub> ) | Apı                     | olicati | on Res | et Valu | e: 0000 | 0000 <sub>H</sub> |
|------------------------|--------|---------------|----------------------|--------|--------|---------------------|----------------------|-------------------------|---------------------|-------------------------|---------|--------|---------|---------|-------------------|
| 31                     | 30     | 29            | 28                   | 27     | 26     | 25                  | 24                   | 23                      | 22                  | 21                      | 20      | 19     | 18      | 17      | 16                |
| USE_P<br>REV_C<br>H_IN | FILE   | IMM_S<br>TART | SWAP<br>_CAPT<br>URE |        | 0      | EFLT_<br>CTR_F<br>E | EFLT_<br>CTR_R<br>E  | USE_                    | LUT                 | C                       | )       |        | TDU_R   | ESYNC   |                   |
| rw                     | rw     | rw            | rw                   |        | r      | rw                  | rw                   | r۱                      | N                   | r                       | •       |        | r       | W       |                   |
| 15                     | 14     | 13            | 12                   | 11     | 10     | 9                   | 8                    | 7                       | 6                   | 5                       | 4       | 3      | 2       | 1       | 0                 |
| 0                      | TI     | DU_STO        | )P                   | 0      | T      | DU_STA              | RT                   | TODET <sub>.</sub><br>R | _IRQ_S<br>C         | USE_P<br>REV_T<br>DU_IN | 0       |        | EXT_C/  | AP_SRC  |                   |
| r                      |        | rw.           |                      | r      | 1      | rw                  | 1                    | rı                      | N                   | rw/                     | r       | 1      | r       | W.      |                   |



| Field               | Bits | Type           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|---------------------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Field EXT_CAP_SRC   |      | <b>Type</b> rw | Defines selected source for triggering the EXT_CAPTURE functionality  0 <sub>H</sub> NEW_VAL_IRQ of following channel selected  1 <sub>H</sub> AUX_IN selected  2 <sub>H</sub> CNTOFL_IRQ of following channel selected  3 <sub>H</sub> CICTRL = 1: use signal TIM_IN(x) as input for channel x / CICTRL = 0: use signal TIM_IN(x-1) as input for channel x (or TIM_IN(m-1) if x is 0)  4 <sub>H</sub> ECNTOFL_IRQ of following channel selected  5 <sub>H</sub> TODET_IRQ of following channel selected  6 <sub>H</sub> GLITCHDET_IRQ of following channel selected  7 <sub>H</sub> GPROFL_IRQ of following channel selected |  |  |  |  |  |
|                     |      |                | <ul> <li>8<sub>H</sub> cmu_clk selected by CLK_SEL of following channel</li> <li>9<sub>H</sub> REDGE_DET of following channel selected</li> <li>A<sub>H</sub> FEDGE_DET of following channel selected</li> <li>B<sub>H</sub> Logical OR of (FEDGE_DET, REDGE_DET) of following channel selected</li> <li>C<sub>H</sub> tdu_sample_evt of local TDU selected</li> <li>D<sub>H</sub> tdu_word_evt of local TDU selected</li> <li>E<sub>H</sub> tdu_frame_evt of local TDU selected</li> <li>F<sub>H</sub> Reserved</li> </ul>                                                                                                   |  |  |  |  |  |
| USE_PREV_T<br>DU_IN | 5    | rw             | Select input data source for TDU  0 <sub>B</sub> Use input data of local filter for TDU  1 <sub>B</sub> Use input data of previous channel (after filter unit) for TDU                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| TODET_IRQ_S<br>RC   | 7:6  | rw             | $ \begin{array}{c} \textbf{selection of source for TODET\_IRQ} \\ \textbf{With TODET\_IRQ\_SRC=0b00 the ACB bit 2 will be driven by signal} \\ \textbf{tdu\_timeout\_evt, if TODET\_IRQ\_SRC!=0b00 ACB2 will be 0.} \\ \textbf{00}_{B}  \textbf{Use tdu\_timeout\_evt} \\ \textbf{01}_{B}  \textbf{Use tdu\_word\_evt} \\ \textbf{10}_{B}  \textbf{Use tdu\_frame\_evt} \\ \textbf{11}_{B}  \textbf{Use tdu\_sample\_evt} \\ \end{array} $                                                                                                                                                                                    |  |  |  |  |  |



| Field       | Bits  | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDU_START   | 10:8  | rw   | Defines condition which will start the TDU unit  In mode SLICING=0b11 every start/restart will load the TO_CNT with value TOV2. Note: tdu_start_000_event is defined as: Each writing of TOCTRL!=0 (independent of current TOCTRL) while TDU_START=0b000 and TDU is stopped (initially or stopped by TDU_STOP event). This event will last 1 system clock cycle.  000 <sub>B</sub> Start once immediate on tdu_start_000_event  001 <sub>B</sub> Start once with occurrence of first cmu_clk selected by CLK_SEL when measure unit is enabled by TIM_EN=1  010 <sub>B</sub> Start once with occurrence of first active edge selected by TOCTRL; restart on tdu_frame_evt if TDU is stopped  011 <sub>B</sub> Start/restart with occurrence of external capture event (if TDU is stopped, restart again)  101 <sub>B</sub> Start/restart with occurrence of first cmu_clk selected by CLK_SEL when measure unit is enabled by TIM_EN=1 (if TDU is stopped, restart again)  101 <sub>B</sub> Start once with occurrence of external capture event; restart on tdu_frame_evt if TDU is stopped  111 <sub>B</sub> Start/restart with occurrence of first active edge selected by TOCTRL (if TDU is stopped)  111 <sub>B</sub> Start/restart with occurrence of first active edge selected by TOCTRL (if TDU is stopped) |
| TDU_STOP    | 14:12 | rw   | Defines condition which will stop the TDU unit  Note: tdu_toctrl_0_event is defined as: Each writing of TOCTRL = 0 (independent of current TOCTRL) while TDU is started. This event will last 1 system clock cycle.  000 <sub>B</sub> Immediate stop counting of TDU on tdu_toctrl_0_event (see Note) 001 <sub>B</sub> Stop counting of TDU on tdu_word_evt or on tdu_toctrl_0_event                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TDU_RESYNC  | 19:16 | rw   | Defines condition which will resynchronize the TDU unit Encoding see Table 46 and Table 47.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| USE_LUT     | 23:22 | rw   | Generate Filter input by lookup table  00 <sub>B</sub> Lookup table not in use, lut_in0(x) used as filter input  01 <sub>B</sub> Use 3-bit lookup table with index = ext_capture(x) & amp; lut_in1(x) & amp; lut_in0(x). Filter input is defined by TO_CNT2[index].  10 <sub>B</sub> Use 3-bit lookup table with index = fout_prev(x) & amp; lut_in1(x) & amp; lut_in0(x). Filter input is defined by TO_CNT2[index].  11 <sub>B</sub> Use 3-bit lookup table with index = tssm_out(x) & amp; lut_in1(x) & amp; lut_in0(x). Filter input is defined by TO_CNT2[index].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| EFLT_CTR_RE | 24    | rw   | Extension of bit field FLT_CTR_RE  Details described in FLT_CTR_RE bit field of register TIM[i]_CH[x]_CTRL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |



| Field              | Bits                                | Туре | Description                                                                                                                                                                                                                                                                                                                                                  |
|--------------------|-------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EFLT_CTR_FE        | 25                                  | rw   | Extension of bit field FLT_CTR_FE  Details described in FLT_CTR_FE bit field of register TIM[i]_CH[x]_CTRL.                                                                                                                                                                                                                                                  |
| SWAP_CAPTU<br>RE   | 28                                  | rw   | Swap point of time of capturing CNTS and GPR1  This bit is only applicable in TPWM and TPIM mode. Set to 0 in all other modes.  O <sub>B</sub> Inactive edge will capture data in CNTS; NEWVAL_IRQ event will capture data in GPR1  1 <sub>B</sub> Swap time of capture: inactive edge will capture data in GPR1; NEWVAL_IRQ event will capture data in CNTS |
| IMM_START          | 29                                  | rw   | Start immediately the measurement This bit is only applicable in TPWM and TPIM mode. Set to 0 in all other modes.  0 <sub>B</sub> Start with first active edge the measurement 1 <sub>B</sub> Start immediately after enable (TIM_EN=1) the measurement                                                                                                      |
| ECLK_SEL           | 30                                  | rw   | Extension of bit field CLK_SEL  Details described in CLK_SEL bit field of register TIM[i]_CH[x]_CTRL.                                                                                                                                                                                                                                                        |
| USE_PREV_C<br>H_IN | 31                                  | rw   | Select input data source for TIM channel  0 <sub>B</sub> Use input data of local filter unit for channel measurements  1 <sub>B</sub> Use input data of previous channel (after filter unit) for channel measurements                                                                                                                                        |
| 0                  | 4,<br>11,<br>15,<br>21:20,<br>27:26 | r    | Reserved Read as zero, shall be written as zero.                                                                                                                                                                                                                                                                                                             |

### Table 46 Behavior of TDU\_RESYNC with SLICING != 0b11

| TDU_RESYNC        | Behavior                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 <sub>B</sub> | reset counter TO_CNT2 on each active edge selected by TOCTRL or tdu_timeout_evt or on tdu_start_000_event <sup>1)</sup> ; reset counters TO_CNT,TO_CNT1 on tdu_timeout_evt or on tdu_start_000_event <sup>1)</sup> ; if SLICING=0b10 and TO_CTRL=0b-1 then reset TO_CNT on rising input edge; if SLICING=0b10 and TO_CTRL=0b1- then reset TO_CNT1 on falling input edge; if SLICING!=0b10 then reset counters TO_CNT,TO_CNT1 on each active edge selected by TOCTRL |
| 01 <sub>B</sub>   | if SLICING=0b10 and TO_CTRL=0bx1 then reset TO_CNT on rising input edge; if SLICING=0b10 and TO_CTRL=0b1- then reset TO_CNT1 on falling input edge; if SLICING!=0b10 then reset counters TO_CNT,TO_CNT1 on each active edge selected by TOCTRL; if SLICING=0b00 then reset TO_CNT2 on each active edge selected by TOCTRL                                                                                                                                           |
| 0x1- <sub>B</sub> | reset counters TO_CNT on tdu_word_evt;                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 01 <sub>B</sub>   | reset counter TO_CNT1 on tdu_frame_evt; if SLICING=0b01 then reset TO_CNT on tdu_frame_evt                                                                                                                                                                                                                                                                                                                                                                          |
| 1000 <sub>B</sub> | reset counters TO_CNT,TO_CNT1,TO_CNT2 on event selected by EXT_CAP_SRC                                                                                                                                                                                                                                                                                                                                                                                              |
| 1 <sub>B</sub>    | if SLICING!=0b00 then reset counter TO_CNT2 on tdu_sample_evt                                                                                                                                                                                                                                                                                                                                                                                                       |



Table 46 Behavior of TDU\_RESYNC with SLICING != 0b11 (cont'd)

| TDU_RESYNC        | Behavior                                                                                                                                                                                                                                                                                                     |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 <sub>B</sub>   | reset counter TO_CNT2 on each active edge selected by TOCTRL; if SLICING=0b10 and TO_CTRL=0b-1 then reset TO_CNT on rising input edge; if SLICING=0b10 and TO_CTRL=0b1- then reset TO_CNT1 on falling input edge; if SLICING!=0b10 then reset counters TO_CNT,TO_CNT1 on each active edge selected by TOCTRL |
| 1-1- <sub>B</sub> | reset counters TO_CNT on tdu_word_evt                                                                                                                                                                                                                                                                        |
| 11 <sub>B</sub>   | reset counter TO_CNT1 on tdu_frame_evt; if SLICING=0b01 then reset TO_CNT on tdu_frame_evt                                                                                                                                                                                                                   |

<sup>1)</sup> tdu\_start\_000\_event is defined as: Each writing of TOCTRL != 0 (independent of current TOCTRL) while TDU\_START=0b000 and TDU is stopped (initially or stopped by TDU\_STOP event). This event will last 1 system clock cycle.

Table 47 Behavior of TDU\_RESYNC with SLICING = 0b11

| TDU_RESYNC        | Behavior                                                                                                                                                                                                                                                  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0000 <sub>B</sub> | load counter TO_CNT with TOV2 on each active edge selected by TOCTRL or tdu_timeout_evt or on tdu_start_000_event <sup>1)</sup> ; reset counter TO_CNT1 on each active edge selected by TOCTRL or tdu_timeout_evt or on tdu_start_000_event <sup>1)</sup> |
| 1 <sub>B</sub>    | load counter TO_CNT with TOV2 on each active edge selected by TOCTRL; reset counter TO_CNT1 on each active edge selected by TOCTRL                                                                                                                        |
| 0-1- <sub>B</sub> | load counter TO_CNT with TOV2 on tdu_word_evt                                                                                                                                                                                                             |
| 1-1- <sub>B</sub> | reset counter TO_CNT on tdu_word_evt                                                                                                                                                                                                                      |
| -1 <sub>B</sub>   | reset counter TO_CNT1 on tdu_frame_evt                                                                                                                                                                                                                    |
| 1000 <sub>B</sub> | load counter TO_CNT with TOV2; reset counter TO_CNT1 on event selected by EXT_CAP_SRC                                                                                                                                                                     |

# 28.13.8.19Register TIM[i]\_INP\_VAL

### **TIMi Input Value Observation Register**

TIMi\_INP\_VAL (i=0-7)

| TIMi In | IMi Input Value Observation Register |    |    |     |    | (00 | 1074 <sub>H</sub> + | -i*800 <sub>H</sub> | )  | Ар | plicati | on Res | et Valu | e: 000 | 0 0000 <sub>H</sub> |
|---------|--------------------------------------|----|----|-----|----|-----|---------------------|---------------------|----|----|---------|--------|---------|--------|---------------------|
| 31      | 30                                   | 29 | 28 | 27  | 26 | 25  | 24                  | 23                  | 22 | 21 | 20      | 19     | 18      | 17     | 16                  |
|         |                                      |    |    | 0   |    |     |                     |                     |    |    | TIM     | I_IN   |         |        |                     |
| 1       |                                      |    |    | r   |    |     |                     | l                   |    |    |         | r      | l       |        |                     |
| 15      | 14                                   | 13 | 12 | 11  | 10 | 9   | 8                   | 7                   | 6  | 5  | 4       | 3      | 2       | 1      | 0                   |
|         | 1                                    |    | F_ | _IN | 1  |     |                     |                     |    |    | F_0     | DUT    |         |        |                     |
| 1       | Į.                                   | 1  |    | r   | Į. | 1   | 1                   |                     |    | 1  | 1       | r      |         | 1      |                     |

| Field | Bits | Туре | Description                                         |
|-------|------|------|-----------------------------------------------------|
| F_OUT | 7:0  | r    | Signals after TIM FLT unit                          |
| F_IN  | 15:8 | r    | Signals after INPSRC selection, before TIM FLT unit |

# **AURIX™ TC3xx**



| Field  | Bits  | Туре | Description                                    |
|--------|-------|------|------------------------------------------------|
| TIM_IN | 23:16 | r    | Signals after TIM input signal synchronization |
| 0      | 31:24 | r    | Reserved                                       |
|        |       |      | Read as zero, shall be written as zero.        |